

# ARTESYN LGA110D SERIES

Non Isolated DCDC Converter



#### PRODUCT DESCRIPTION

The LGA110D power supply features a 7.5 to 14 Vdc input voltage range and a 350 W output power.

The LGA110D is a new design of high performance DC-DC converter. LGA110D has 2 phase design. It offers a total 350W output with dimensions 27.5 mm x 12.8 mm x 13.4 mm. State-of-the-art circuit topology provides a very high efficiency up to 96% which allows an operating temperature range of -40°C to +85°C.

Further features include remote On/Off, variable output voltage as well as over-current protection, over-voltage protection, and over-temperature protection.

### **SPECIAL FEATURES**

- 2 phase design
- Dual or single output configuration possible
- High efficiency up to 96%
- Small size 27.5 mm x 12.8 mm x 13.4 mm (LxWxH)
- PMBus<sup>TM</sup> supporting
- No minimum load requirement
- Wide operating temperature range
- Exceptional power density 203W/sq-in
- Automatic loop compensation
- Analogue or digital control
- Tape and reel packaging
- Reflow compatible
- Possible to stack up to 4 for 440 A
- Support 1 to 8 phase configuration up to 40 combinations with 1 to 4 modules

- I-mon and T-mon supported
- IPC9592B compliant

#### **SAFETY**

■ Designed to meet EN62368

### **WARRANTY**

2 years (consult factory for extended terms)

## **AT A GLANCE**

#### **Total Power**

350 Watts

#### **Total Current**

110 A (Single)

55 A (Dual)

#### **Output Voltage**

0.5 to 5 Vdc

#### # of Outputs

Dual or Single



#### **PATENT**

Pending www.artesyn.com/ep-patents



# MODEL NUMBERS

| Standard        | Input Voltage | Output Voltage | Minimum Load | Maximum Load |
|-----------------|---------------|----------------|--------------|--------------|
| LGA110D-01DADJJ | 7.5 to 14 Vdc | 0.5 to 5.0 Vdc | 0 A          | 110 A        |

# **Order Information**

| LGA | 110 | D | - | 01 | D   | ADJ |   | J |
|-----|-----|---|---|----|-----|-----|---|---|
| 1)  | 2   | 3 |   | 4  | (5) | 6   | 7 | 8 |

| 1)  | Model series        | LGA: Series name                       |  |  |  |
|-----|---------------------|----------------------------------------|--|--|--|
| 2   | Output current      | 110: Rated output current = 110 A      |  |  |  |
| 3   | Control             | D: Digital control POL                 |  |  |  |
| 4   | Input voltage range | 01: 7.5 to 14 Vdc                      |  |  |  |
| (5) | Number of outputs   | D: Dual output                         |  |  |  |
| 6   | Output type         | ADJ: Adjustable output                 |  |  |  |
| 7   | Other options       | Blank: Latching mode during protection |  |  |  |
| 8   | RoHS compliance     | J: Pb free (RoHS 6/6 compliant)        |  |  |  |

## **Options**

None



#### **Absolute Maximum Ratings**

Stress in excess of those listed in the "Absolute Maximum Ratings" may cause permanent damage to the power supply. These are stress ratings only and functional operation of the unit is not implied at these or any other conditions above those given in the operational sections of this TRN. Exposure to any absolute maximum rated condition for extended periods may adversely affect the power supply's reliability.

| Table 1. Absolute Maximum Ratings                                                                          |            |                    |      |     |      |      |
|------------------------------------------------------------------------------------------------------------|------------|--------------------|------|-----|------|------|
| Parameter                                                                                                  | Model      | Symbol             | Min  | Тур | Max  | Unit |
| Input Voltage (DC continuous operation)                                                                    | All models | V <sub>IN,DC</sub> | -    | -   | 15   | V    |
| Operating Ambient Temperature <sup>1</sup>                                                                 | All models | T <sub>A</sub>     | -40  | -   | +85  | °C   |
| Storage Temperature                                                                                        | All models | T <sub>STG</sub>   | -40  | -   | +125 | °C   |
| Output Voltage                                                                                             | All models | Vo                 | 0.5  | -   | 5.0  | V    |
| Logic I/O Voltage<br>SHARE, EN1, EN2, PG1, PG2, SALRT, SCL, SDA,<br>SYNC, VSET1, VSET2, CFG, ADDR, ASCRCFG | All models |                    | -0.3 | -   | 6.0  | V    |
| Analog Input Voltages<br>VS1+, VS1-, VS2+, VS2-                                                            | All models |                    | -0.3 | -   | 6.0  | V    |

Note 1 - At low temperatures (at < -20 degC), the accuracy of PMBus<sup>TM</sup> monitored parameters will be adversely affected. At high temperatures, please refer to "Thermal Derating" section.



# **Input Specifications**

| Table 2. Input Specifications                             |                                                                                                                                      |                     |                                      |                                      |                  |      |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------|--------------------------------------|------------------|------|
| Parameter                                                 | Condition <sup>1</sup>                                                                                                               | Symbol              | Min                                  | Nom                                  | Max              | Unit |
| Operating Input Voltage, DC                               | $0.5 \le V_{O} \le 3.3 \text{ V}$<br>$0.5 \le V_{O} \le 5 \text{ V}$                                                                 | V <sub>IN,DC</sub>  | 7.5<br>10                            | -                                    | 14<br>14         | V    |
| Maximum Input Current                                     |                                                                                                                                      | I <sub>IN,max</sub> | -                                    | -                                    | 40               | А    |
| Standby Input Current $(V_O = Off, I_O = 0A, Enable OFF)$ | f <sub>SW</sub> = 500 KHz                                                                                                            | I <sub>IN</sub>     | -                                    | 60                                   | 65               | mA   |
| Standby Input Power $(V_O = Off, I_O = 0A, Enable OFF)$   | f <sub>SW</sub> = 500 KHz                                                                                                            | P <sub>IN</sub>     | -                                    | 0.75                                 | 0.8              | W    |
| Operating Efficiency                                      | V <sub>IN</sub> = 12 V, T <sub>A</sub> = 25°C<br>1.0 V at 110 A<br>1.8 V at 100 A<br>2.5 V at 90 A<br>3.3 V at 80 A<br>5.0 V at 70 A |                     | 87.5<br>91.5<br>93.0<br>94.0<br>95.0 | 88.5<br>92.5<br>94.0<br>95.0<br>96.0 | -<br>-<br>-<br>- | %    |
| Input Capacitor (Internal)                                |                                                                                                                                      |                     | -                                    | 140                                  | -                | uF   |
| Input Capacitor (External required) <sup>2</sup>          |                                                                                                                                      |                     | -                                    | 88                                   | -                | uF   |
| Input Voltage UVLO Threshold Range <sup>3</sup>           | Falling<br>Rising                                                                                                                    |                     | 6.5<br>-                             | 6.9<br>7.2                           | -<br>7.5         | V    |
| Logic Input/Output Characteristics                        | •                                                                                                                                    | •                   | •                                    | •                                    | •                | -    |
| Logic Input Low, V <sub>IL</sub>                          |                                                                                                                                      |                     | -                                    | -                                    | 0.8              | V    |
| Logic Input High, V <sub>IH</sub>                         |                                                                                                                                      |                     | 2.05                                 | -                                    | -                | V    |
| Logic Output Low, V <sub>OL</sub>                         | 2 mA sinking                                                                                                                         |                     | -                                    | -                                    | 0.5              | V    |
| Logic Output High, V <sub>OH</sub>                        | 2 mA sourcing                                                                                                                        |                     | 4.25                                 | -                                    | -                | V    |
| Logic Input Leakage Current                               |                                                                                                                                      |                     | -100                                 | 20                                   | 100              | nA   |

Note 1 - Typical values given at  $V_{IN}$ =12 V, switching frequency = 500 KHz for 0.5 V  $\leq$   $V_O \leq$  5 V,  $T_A$  = 25°C, unless otherwise specified under conditions. Note 2 - Minimum: 4 x 22 uF/16 V 0805 ceramic cap (C2012X6S1C226M125AC or equivalent) Note 3 - For 5 V  $V_O$  configuration, it will use PMBus to set UVLO (Falling) to 8.9 V and UVLO (Rising) to 9.2 V.



## **Output Specifications**

| Table 3. Output Specifications                                                     |                                                                                                                                                                                                                                                                         |                                                                                                    |                       |                  |                                     |            |
|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------------------------|------------|
| Parameter                                                                          | Condition                                                                                                                                                                                                                                                               | Symbol                                                                                             | Min                   | Nom              | Max                                 | Unit       |
| Output Voltage                                                                     | V <sub>IN</sub> = 7.5 V to 14 V<br>V <sub>IN</sub> = 10 V to 14 V                                                                                                                                                                                                       | V <sub>O</sub> 1, V <sub>O</sub> 2 <sup>1</sup><br>V <sub>O</sub> 1, V <sub>O</sub> 2 <sup>1</sup> | 0.5<br>0.5            | -                | 3.3<br>5.0                          | Vdc<br>Vdc |
| Output Current<br>(Independent Output 1 and 2)                                     | $V_{O}1 \text{ or } V_{O}2 = 0.5 \text{ V}$ $V_{O}1 \text{ or } V_{O}2 = 1.0 \text{ V}$ $V_{O}1 \text{ or } V_{O}2 = 1.8 \text{ V}$ $V_{O}1 \text{ or } V_{O}2 = 2.5 \text{ V}$ $V_{O}1 \text{ or } V_{O}2 = 3.3 \text{ V}$ $V_{O}1 \text{ or } V_{O}2 = 5.0 \text{ V}$ | I <sub>0</sub> 1, I <sub>0</sub> 2                                                                 | 0<br>0<br>0<br>0<br>0 | -<br>-<br>-<br>- | 55<br>55<br>50<br>45<br>40<br>35    | А          |
| Output Current<br>(Combined Output 1 and 2)                                        | $V_{O} = 0.5 \text{ V}$ $V_{O} = 1.0 \text{ V}$ $V_{O} = 1.8 \text{ V}$ $V_{O} = 2.5 \text{ V}$ $V_{O} = 3.3 \text{ V}$ $V_{O} = 5.0 \text{ V}$                                                                                                                         | I <sub>O</sub>                                                                                     | 0<br>0<br>0<br>0<br>0 | -<br>-<br>-<br>- | 110<br>110<br>100<br>90<br>80<br>70 | А          |
| Output Power                                                                       | All                                                                                                                                                                                                                                                                     | Po                                                                                                 | -                     | -                | 350                                 | W          |
| Output Set-point Accuracy <sup>2</sup>                                             | Set by PMBus or 1% trim resistors                                                                                                                                                                                                                                       |                                                                                                    | -1.2                  | -                | +1.2                                | %          |
| Output Voltage Set-point Resolution                                                | Set by PMBus command                                                                                                                                                                                                                                                    |                                                                                                    | -                     | ±0.05            | -                                   | %          |
| Output Voltage Positive Sensing Bias Current                                       | VS [1,2] + = 4 V<br>(negative = sinking)                                                                                                                                                                                                                                |                                                                                                    | 0                     | -                | 30                                  | μΑ         |
| Output Voltage Negative Sensing Bias Current                                       | VS [1,2] - = 0 V                                                                                                                                                                                                                                                        |                                                                                                    | -30                   | -                | 0                                   | μΑ         |
| Line Regulation                                                                    | $0.5 \text{ V} \le \text{V}_{\text{O}} \le 1.0 \text{ V}$<br>$1.0 \text{ V} < \text{V}_{\text{O}} \le 5.0 \text{ V}$                                                                                                                                                    |                                                                                                    | -<br>-                | 2<br>0.2         | 10<br>1                             | mV<br>%    |
| Load Regulation                                                                    | $0.5 \text{ V} \le \text{V}_{\text{O}} \le 1.0 \text{ V}$<br>$1.0 \text{ V} < \text{V}_{\text{O}} \le 5.0 \text{ V}$                                                                                                                                                    |                                                                                                    | -<br>-                | 5<br>0.5         | 10<br>1                             | mV<br>%    |
| Ripple and Noise<br>Single Output <sup>3</sup>                                     | $0.5 \text{ V} \le \text{V}_{\text{O}} \le 1.0 \text{ V}$<br>$1.0 \text{ V} < \text{V}_{\text{O}} \le 5.0 \text{ V}$                                                                                                                                                    |                                                                                                    | -                     | 10<br>1          | 20<br>2                             | mV<br>%    |
| Ripple and Noise<br>Dual Outputs (V <sub>O</sub> 1, V <sub>O</sub> 2) <sup>3</sup> | $0.5 \text{ V} \le \text{V}_{\text{O}} \le 1.0 \text{ V}$<br>$1.0 \text{ V} < \text{V}_{\text{O}} \le 5.0 \text{ V}$                                                                                                                                                    |                                                                                                    | -                     | 10<br>1          | 20<br>2                             | mV<br>%    |
| Transient Response Deviation <sup>3</sup> (Independent Output 1 and 2)             | 50% of lo step load<br>slew rate = 1 A/us<br>$0.5 \text{ V} \le \text{V}_{\text{O}} \le 1.0 \text{ V}$<br>$1.0 \text{ V} < \text{V}_{\text{O}} \le 5.0 \text{ V}$                                                                                                       |                                                                                                    | -<br>-                | 60<br>3          | 80<br>4                             | mV<br>%    |
| Transient Response Deviation <sup>3</sup> (Combined Output 1 and 2)                | $50\%$ of $I_O$ step load<br>slew rate = 1A/us<br>$0.5 \text{ V} \le V_O \le 1.0 \text{ V}$<br>$1.0 \text{ V} < V_O \le 5.0 \text{ V}$                                                                                                                                  |                                                                                                    | -<br>-                | 30<br>3          | 40<br>4                             | mV<br>%    |
| Output Capacitor per Output <sup>3</sup> (external minimum)                        | Dual outputs<br>Single output                                                                                                                                                                                                                                           | C <sub>o</sub><br>C <sub>o</sub>                                                                   | -                     | 1990<br>3980     | -                                   | uF<br>uF   |

Note 1 -  $\rm V_{O}1$  and  $\rm V_{O}2$  are the outputs of dual output module.

 $<sup>+\,6\,</sup>x\,10$  uF/16 V X6S 0603 ceramic caps (GRM188C81C106MA73 or equivalent)



Note 1 - V<sub>0</sub>1 and V<sub>0</sub>2 are the outputs of dual output module.

Note 2 - V<sub>0</sub> measured at the termination of the VSx+ and VSx- sense points across line, load, temperature variation.

Note 3 - Dual mode (2 outputs): 2 x 680 uF/6.3 V Polymer Tan caps (T530X687M006ATE010 or equivalent)

+ 6 x 100 uF/6.3 V X6S 1210 ceramic caps (GRM32EC80J107ME20L or equivalent)

+ 3 x 10 uF/16 V X6S 0603 ceramic caps (GRM188C81C106MA73 or equivalent)

Single mode (1 output): 4 x 680 uF/6.3 V Polymer Tan caps (T530X687M006ATE010 or equivalent)

+ 12 x 100 uF/6.3 V X6S 1210 ceramic caps (GRM32EC80J107ME20L or equivalent)

# **Output Specifications**

| Table 3. Output Specifications con't                                 |                                                                                         |                 |        |     |          |                 |
|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------|--------|-----|----------|-----------------|
| Parameter                                                            | Condition                                                                               | Symbol          | Min    | Nom | Max      | Unit            |
| Switching Frequency <sup>4</sup>                                     | $0.5 \text{ V} \le \text{V}_{\text{O}} \le 5.0 \text{ V}$                               | f <sub>SW</sub> | 450    | 500 | 800      | KHz             |
| PMBus <sup>™</sup> Clock Frequency <sup>5</sup>                      |                                                                                         |                 | -      | 400 | -        | KHz             |
| Ton Delay/Toff Delay                                                 |                                                                                         |                 | -      | 0   | -        | mS              |
| Ton Delay/Toff Delay Range                                           | Set by PMBus command                                                                    |                 | 0.1    | -   | 125      | mS              |
| Ramp Delay/Toff Delay Accuracy                                       | Turn on, Turn off delay                                                                 |                 | -300   | -   | 300      | uS              |
| Ton Ramp/Toff Ramp Duration                                          | Default (2-phase or 2 channels only)                                                    |                 | -      | 3   | 10       | mS              |
| Power Good Vo Threshold                                              |                                                                                         |                 | 85     | 90  | 95       | %               |
| Power Good Vo Hysteresis                                             |                                                                                         |                 | -      | 5   | 10       | %               |
| Power Good Delay<br>Applies to turn on only (Low to High transition) | Factory default<br>Set using PMBus                                                      |                 | -<br>0 | 1 - | 2<br>125 | mS              |
| Power Good Low Voltage                                               | V <sub>IN</sub> from 0 to 14 V                                                          |                 | -      | -   | 0.5      | V               |
| MTBF                                                                 | Calculated according to<br>Bellcore or Telcordia TR-<br>NTW-000332 at 40°C<br>full-load |                 | 50     | -   | -        | MHours          |
| Shelf Life                                                           | Calculated at 40°C                                                                      |                 | 2      | -   | -        | Years           |
| Over Voltage Protection                                              | All                                                                                     |                 | -      | 115 | -        | %V <sub>o</sub> |
| Over Current Protection <sup>6</sup>                                 | l <sub>0</sub> 1, l <sub>0</sub> 2                                                      |                 | -      | 65  | -        | А               |
| Over Temperature Protection (at Mosfet)                              | All                                                                                     |                 | -      | 125 | -        | °C              |



Note 4 - The switching frequency of single output or dual outputs must be the same. 500 KHz is the default frequency set in LGA110D module.

Note 5 - For operation PMBus<sup>TM</sup> clock frequency at 400 KHz, see PMBus<sup>TM</sup> Power System Management Protocol Specification for timing parameter limits.

Note 6 - The OCP set point applies per phase. The total OCP current value will be twice of I<sub>0</sub>1 in single mode. Please refer to Table 7 for OCP setting.

### LGA110D-01DADJJ Performance Curves (Efficiency at different Vin)



Figure 1: LGA110D-01DADJJ Efficiency Curves @ 25 degC

Loading:  $I_O = 10\%$  increment to 110 A,  $V_O = 1 \text{ V}$   $f_{SW} = 500 \text{ KHz}$ 



Figure 3: LGA110D-01DADJJ Efficiency Curves @ 25 degC

Loading:  $I_O$  = 10% increment to 90 A,  $V_O$  = 2.5 V  $f_{SW}$  = 500 KHz



Figure 5: LGA110D-00DADJJ Efficiency Curves @ 25 degC

Loading:  $I_O = 10\%$  increment to 70 A,  $V_O = 5$  V  $f_{SW} = 500$  KHz



Figure 2: LGA110D-01DADJJ Efficiency Curves @ 25 degC

Loading:  $I_O = 10\%$  increment to 100 A,  $V_O = 1.8$  V  $f_{SW} = 500$  KHz



Figure 4: LGA110D-01DADJJ Efficiency Curves @ 25 degC

loading:  $I_O$  = 10% increment to 80 A,  $V_O$  = 3.3 V  $f_{SW}$  = 500 KHz



# LGA110D-01DADJJ Performance Curves (Efficiency at different switching frequency)



Figure 6: LGA110D-01DADJJ Efficiency Curves @ 25 degC

Loading: Io = 10% increment to 110 A



Figure 8: LGA110D-01DADJJ Efficiency Curves @ 25 degC

Loading:  $I_O$  = 10% increment to 90 A



Figure 10: LGA110D-01DADJJ Efficiency Curves @ 25 degC

Loading: I<sub>O</sub> = 10% increment to 70 A



Figure 7: LGA110D-01DADJJ Efficiency Curves @ 25 degC

Loading: I<sub>O</sub> = 10% increment to 100 A



Figure 9: LGA110D-01DADJJ Efficiency Curves @ 25 degC

Loading: I<sub>O</sub> = 10% increment to 80 A



#### LGA110D-01DADJJ Performance Curves (Thermal derating)



Figure 11: LGA110D-01DADJJ Thermal Derating Curves (Two modules with longitudinal airflow)

Vin= 12 V Load:  $I_0$  = 64 to 110 A,  $V_0$  = 1.0 V  $f_{SW}$  = 500 KHz



Figure 13: LGA110D-01DADJJ Thermal Derating Curves (Two modules with longitudinal airflow)

Vin= 12 V Load:  $I_O$  = 52 to 90 A,  $V_O$  = 2.5 V  $f_{SW}$  = 500 KHz



Figure 15: LGA110D-01DADJJ Thermal Derating Curves (Two modules with longitudinal airflow)

Vin= 12 V Load:  $I_O$  = 34 to 70 A,  $V_O$  = 5.0 V  $f_{SW}$  = 500 KHz



Figure 12: LGA110D-01DADJJ Thermal Derating Curves (Two modules with longitudinal airflow)

Vin= 12 V Load:  $I_0$  = 56 to 100 A,  $V_0$  = 1.8 V  $f_{SW}$  = 500 KHz



Figure 14: LGA110D-01DADJJ Thermal Derating Curves (Two modules with longitudinal airflow)

Vin= 12 V Load:  $I_0$  = 44 to 80 A,  $V_0$  = 3.3 V  $f_{SW}$  = 500 KHz

Note: One module temperature is much better than two modules.



#### LGA110D-01DADJJ Performance Curves (Output ripple)



Figure 16: LGA110D-01DADJJ Ripple and Noise –  $\rm V_{\rm O}$  = 0.5 V Full Load

Ch 1:V<sub>0</sub>1 Ch 2: V<sub>0</sub>2 Ch 3: V<sub>0</sub>3



Figure 18: LGA110D-01DADJJ Ripple and Noise –  $\rm V_{\rm O}$  = 1.8 V Full Load

Ch 1: V<sub>O</sub>1 Ch 2: V<sub>O</sub>2 Ch 3: V<sub>O</sub>3



Figure 20: LGA110D-01DADJJ Ripple and Noise –  $\rm V_{\rm O}$  = 3.3 V Full Load

Ch 1: V<sub>0</sub>1 Ch 2: V<sub>0</sub>2 Ch 3: V<sub>0</sub>3



Figure 17: LGA110D-01DADJJ Ripple and Noise –  $V_{\rm O}$  = 1.0 V Full Load

Ch 1: V<sub>0</sub>1 Ch 2: V<sub>0</sub>2 Ch 3: V<sub>0</sub>3



Figure 19: LGA110D-01DADJJ Ripple and Noise –  $V_0$  = 2.5 V Full Load Ch 1:  $V_01$  Ch 2:  $V_02$  Ch 3:  $V_03$ 



Figure 21: LGA110D-01DADJJ Ripple and Noise –  $V_0$  = 5.0 V Full Load Ch 1:  $V_0$ 1 Ch 2:  $V_0$ 2 Ch 3:  $V_0$ 3



### LGA110D-01DADJJ Performance Curves (Start Up)



Figure 22: LGA110D-01DADJJ Start Up –  $V_0$  = 0.5 V Full Load Ch 1:  $V_0$ 1 Ch 2:  $V_0$ 2 Ch 3:  $V_0$ 3 Ch 4: Enable



Figure 24: LGA110D-01DADJJ Start Up –  $V_0$  = 1.8 V Full Load Ch 1:  $V_0$ 1 Ch 2:  $V_0$ 2 Ch 3:  $V_0$ 3 Ch 4: Enable



Figure 26: LGA110D-01DADJJ Start Up –  $V_0$  = 3.3 V Full Load Ch 1:  $V_0$ 1 Ch 2:  $V_0$ 2 Ch 3:  $V_0$ 3 Ch 4: Enable



Figure 23: LGA110D-01DADJJ Start Up –  $V_0$  = 1 V Full Load Ch 1:  $V_0$ 1 Ch 2:  $V_0$ 2 Ch 3:  $V_0$ 3 Ch 4: Enable



Figure 25: LGA110D-01DADJJ Start Up –  $V_0$  = 2.5 V Full Load Ch 1:  $V_0$ 1 Ch 2:  $V_0$ 2 Ch 3:  $V_0$ 3 Ch 4: Enable



Figure 27: LGA110D-01DADJJ Start Up –  $V_0$  = 5.0 V Full Load Ch 1:  $V_0$ 1 Ch 2:  $V_0$ 2 Ch 3:  $V_0$ 3 Ch 4: Enable



#### LGA110D-01DADJJ Performance Curves (Slow dynamic load response – 2 phase 2 output)



Figure 28: LGA110D-01DADJJ Transient Response –  $V_O$  Deviation 25% to 75% to 25% load change, 1 A/uS slew rate,  $V_{IN}$  = 12 Vdc  $V_O$  = 0.5 V Ch 2:  $V_O$  Ch 4:  $I_O$  f  $_{SW}$  = 500KHz



Figure 30: LGA110D-01DADJJ Transient Response – Vo Deviation 25% to 75% to 25% load change, 1 A/uS slew rate,  $V_{\rm IN}$  = 12 Vdc  $V_{\rm O}$  = 1.8 V Ch 2:  $V_{\rm O}$  Ch 4:  $I_{\rm O}$  f<sub>SW</sub> = 500KHz



Figure 32: LGA110D-01DADJJ Transient Response – Vo Deviation 25% to 75% to 25% load change, 1 A/uS slew rate, V $_{\rm IN}$  = 12 Vdc V $_{\rm O}$  = 3.3 V Ch 2: V $_{\rm O}$  Ch 4: I $_{\rm O}$  f $_{\rm SW}$  = 500KHz



Figure 29: LGA110D-01DADJJ Transient Response –  $V_O$  Deviation 25% to 75% to 25% load change, 1 A/uS slew rate,  $V_{IN}$  = 12 Vdc  $V_O$  = 1.0 V Ch 2:  $V_O$  Ch 4:  $I_O$   $f_{SW}$  = 500KHz



Figure 31: LGA110D-01DADJJ Transient Response – Vo Deviation 25% to 75% to 25% load change, 1 A/uS slew rate,  $V_{\rm IN}$  = 12 Vdc  $V_{\rm O}$  = 2.5 V Ch 2:  $V_{\rm O}$  Ch 4:  $I_{\rm O}$   $f_{\rm SW}$  = 500KHz



Figure 33: LGA110D-01DADJJ Transient Response – Vo Deviation 25% to 75% to 25% load change, 1 A/uS slew rate,  $V_{\rm IN}$  = 12 Vdc  $V_{\rm O}$  = 5.0 V Ch 2:  $V_{\rm O}$  Ch 4:  $I_{\rm O}$  f  $f_{\rm SW}$  = 500KHz



#### LGA110D-01DADJJ Performance Curves (Slow dynamic load response – 2 phase 1 output)



Figure 34: LGA110D-01DADJJ Transient Response – Vo Deviation 25% to 75% to 25% load change, 1 A/uS slew rate, V $_{\rm IN}$  = 12 Vdc V $_{\rm O}$  = 0.5 V Ch 3: V $_{\rm O}$  Ch 4: I $_{\rm O}$  f $_{\rm SW}$  = 500 KHz



Figure 36: LGA110D-01DADJJ Transient Response – Vo Deviation 25% to 75% to 25% load change, 1 A/uS slew rate,  $V_{\rm IN}$  = 12 Vdc  $V_{\rm O}$  = 1.8 V Ch 3:  $V_{\rm O}$  Ch 4:  $I_{\rm O}$   $f_{\rm SW}$  = 500 KHz



Figure 38: LGA110D-01DADJJ Transient Response – Vo Deviation 25% to 75% to 25% load change, 1 A/uS slew rate, V $_{\rm IN}$  = 12 Vdc V $_{\rm O}$  = 3.3 V Ch 3: V $_{\rm O}$  Ch 4: I $_{\rm O}$  f $_{\rm SW}$  = 500 KHz



Figure 35: LGA110D-01DADJJ Transient Response – Vo Deviation 25% to 75% to 25% load change, 1 A/uS slew rate, V $_{\rm IN}$  = 12 Vdc V $_{\rm O}$  = 1.0 V Ch 3: V $_{\rm O}$  Ch 4: I $_{\rm O}$  f $_{\rm SW}$  = 500 KHz



Figure 37: LGA110D-01DADJJ Transient Response – Vo Deviation 25% to 75% to 25% load change, 1 A/uS slew rate,  $V_{\rm IN}$  = 12 Vdc  $V_{\rm O}$  = 2.5 V Ch 3:  $V_{\rm O}$  Ch 4:  $I_{\rm O}$   $f_{\rm SW}$  = 500 KHz



Figure 39: LGA110D-01DADJJ Transient Response – Vo Deviation 25% to 75% to 25% load change, 1 A/uS slew rate,  $V_{\rm IN}$  = 12 Vdc  $V_{\rm O}$  = 5.0 V Ch 3:  $V_{\rm O}$  Ch 4:  $I_{\rm O}$  f  $f_{\rm SW}$  = 500 KHz



# LGA110D-01DADJJ Performance Curves (Fast dynamic load response – 2 phase 2 output)



f<sub>SW</sub> = 500 KHz



Figure 41: LGA110D-01DADJJ Transient Response - Vo Deviation 25% to 75% to 25% load, 100 A/uS slew rate,  $V_{\rm IN}$  = 12 Vdc  $V_{\rm O}$  = 1 V f<sub>SW</sub> = 500 KHz Ch 2: Vo

# LGA110D-01DADJJ Performance Curves (Fast dynamic load response – 2 phase 1 output)



Figure 42: LGA110D-01DADJJ Transient Response - Vo Deviation 25% to 75% to 25% load, 100 A/uS slew rate,  $\rm V_{IN}$  = 12 Vdc  $\rm V_{O}$  = 0.5 V Ch 2: Vo  $f_{SW} = 500 \text{ KHz}$ 



25% to 75% to 25% load, 100 A/uS slew rate,  $\rm V_{IN}$  = 12 Vdc  $\rm V_{O}$  = 1 V Ch 2: Vo  $f_{SW} = 500 \text{ KHz}$ 



# LGA110D-01DADJJ Performance Curves (Fast dynamic load response – 3 phase 1 output)



f<sub>SW</sub> = 500KHz



25% to 75% to 25% load, 100 A/uS slew rate,  $\rm V_{IN}$  = 12 Vdc  $\rm V_{O}$  = 1 V f<sub>SW</sub> = 500KHz Ch 2: Vo

# LGA110D-01DADJJ Performance Curves (Fast dynamic load response – 4 phase 1 output)



25% to 75% to 25% load, 100 A/uS slew rate,  $\rm V_{IN}$  = 12 Vdc  $\rm V_{O}$  = 0.5 V Ch 2: V<sub>O</sub>  $f_{SW} = 500KHz$ 



Figure 47: LGA110D-01DADJJ Transient Response - Vo Deviation 25% to 75% to 25% load, 100 A/uS slew rate,  $\rm V_{IN}$  = 12 Vdc  $\rm V_{O}$  = 1 V Ch 2: Vo  $f_{SW} = 500KHz$ 



#### **Protection Function Specifications**

#### **Over Voltage Protection (OVP)**

The LGA110D offers an internal output overvoltage protection circuit that can be used to protect sensitive load circuitry from being subjected to a voltage higher than its prescribed limits. A hardware comparator is used to compare the actual output voltage (seen at the VS pin) to a programmable threshold set to 15% higher than the target output voltage (the default setting).

If the VS voltage exceeds this threshold, the PG pin will de-assert and the module will latch.

#### Input Voltage Under Voltage Lock-Out Setting (UVLO)

The input under voltage lockout (UVLO) prevents the LGA110D from operating when the input falls below a preset threshold, indicating the input supply is out of its specified range. The input voltage under voltage lock-out threshold can be set between 0 V and 16 V using the VIN\_UV\_FAULT\_LIMIT command. The default UVLO value is 6.7 V.

The default response from an under voltage fault is to shutdown and stay off until the fault has cleared and the module has been disabled and re-enabled.

When controlling the LGA110D exclusively through the PMBus<sup>™</sup>, a high voltage setting for UVLO can be used to prevent the LGA110D from being enabled until a lower voltage for UVLO is set using the VIN\_UV\_FAULT\_LIMIT command.

#### **Output Over Current Protection**

The LGA110D can protect the power supply from damage from an overloaded or shorted output. Once the current trigger OCP set point, the unit will latch.

#### **Over Temperature Protection**

The LGA110D provide over temperature protection where the hotspot of the module. There are two over temperature protection sensing point, one is on the controller IC, the other one is on the Mosfet.

Once the module has been disabled due to over temperature fault, the unit will auto recover once temperature is below OT\_WARN\_LIMIT +110°C.



# **Mechanical Drawing (Dimensioning and Mounting Locations)**

Side view of standard metal-block pin termination type (LGA110D-01DADJJ)

Maximum Weight = 11.4 g





(FOR METAL PINS ONLY)

Notes: Dimensions are in millimeters.



## **Mechanical Drawing (Dimensioning and Mounting Locations)**

### **Footprint Drawing of Metal Pins (Bottom View)**

For standard metal-block pin termination (LGA110D-01DADJJ)



| Table 4. Pin Assignments |          |  |  |  |  |
|--------------------------|----------|--|--|--|--|
| Pin#                     | Function |  |  |  |  |
| 1                        | Vin      |  |  |  |  |
| 2                        | GND      |  |  |  |  |
| 3                        | CFG1     |  |  |  |  |
| 4                        | ASCRCFG1 |  |  |  |  |
| 5                        | CFG2     |  |  |  |  |
| 6                        | ASCRCFG2 |  |  |  |  |
| 7                        | VSET/SA1 |  |  |  |  |
| 8                        | V1P51    |  |  |  |  |
| 9                        | SGND     |  |  |  |  |
| 10                       | PG1      |  |  |  |  |
| 11                       | EN1      |  |  |  |  |
| 12                       | SALRT    |  |  |  |  |
| 13                       | EN2      |  |  |  |  |
| 14                       | SHARE1   |  |  |  |  |
| 15                       | DDC1     |  |  |  |  |
| 16                       | V1P52    |  |  |  |  |
| 17                       | SDA      |  |  |  |  |

| Pin# | Function         |
|------|------------------|
| 18   | SCL              |
| 19   | VSET/SA2         |
| 20   | SHARE2           |
| 21   | DDC2             |
| 22   | VS1-             |
| 23   | VS1+             |
| 24   | SYNC             |
| 25   | PG2              |
| 26   | VS2-             |
| 27   | VS2+             |
| 28   | V <sub>O</sub> 1 |
| 29   | V <sub>O</sub> 1 |
| 30   | GND              |
| 31   | V <sub>o</sub> 2 |
| 32   | V <sub>O</sub> 2 |
| 33   | GND              |
| 34   | Vin              |

18

Notes: Dimensions are in millimeters. Tolerance: Decimal .XX  $\pm$  0.25 mm ANGLE  $\pm$  1°



# **Mechanical Drawing (Dimensioning and Mounting Locations)**

#### **Recommended Pad Layout**

For standard metal-block pin termination (LGA110D-01DADJJ)



| Table 4. Pi | Table 4. Pin Assignments |  |      |                  |  |  |  |
|-------------|--------------------------|--|------|------------------|--|--|--|
| Pin#        | Function                 |  | Pin# | Function         |  |  |  |
| 1           | Vin                      |  | 18   | SCL              |  |  |  |
| 2           | GND                      |  | 19   | VSET/SA2         |  |  |  |
| 3           | CFG1                     |  | 20   | SHARE2           |  |  |  |
| 4           | ASCRCFG1                 |  | 21   | DDC2             |  |  |  |
| 5           | CFG2                     |  | 22   | VS1-             |  |  |  |
| 6           | ASCRCFG2                 |  | 23   | VS1+             |  |  |  |
| 7           | VSET/SA1                 |  | 24   | SYNC             |  |  |  |
| 8           | V1P51                    |  | 25   | PG2              |  |  |  |
| 9           | SGND                     |  | 26   | VS2-             |  |  |  |
| 10          | PG1                      |  | 27   | VS2+             |  |  |  |
| 11          | EN1                      |  | 28   | V <sub>O</sub> 1 |  |  |  |
| 12          | SALRT                    |  | 29   | V <sub>O</sub> 1 |  |  |  |
| 13          | EN2                      |  | 30   | GND              |  |  |  |
| 14          | SHARE1                   |  | 31   | V <sub>o</sub> 2 |  |  |  |
| 15          | DDC1                     |  | 32   | V <sub>o</sub> 2 |  |  |  |
| 16          | V1P52                    |  | 33   | GND              |  |  |  |
| 17          | SDA                      |  | 34   | Vin              |  |  |  |

Notes: Dimensions are in millimeters.

Tolerance: Decimal .XX±0.15 mm

Dash line represents LGA110D module outline.



#### **Mechanical Considerations**

Surface Mount Tape & Reel LGA110D-01DADJJ



| EIA DIMENSIONS |             |  |  |  |
|----------------|-------------|--|--|--|
| W              | 44.00±0.30  |  |  |  |
| Ε              | 1.75±0.10   |  |  |  |
| P1             | 24.00±0.10  |  |  |  |
| $P_0$          | 4.00±0.10   |  |  |  |
| $P_2$          | 2.00±0.10   |  |  |  |
| $D_0$          | Ø1.50 ±0.10 |  |  |  |
| So             | 40.40±0.10  |  |  |  |
| A <sub>0</sub> | 13.00±0.10  |  |  |  |
| B <sub>0</sub> | 27.80±0.10  |  |  |  |
| K <sub>0</sub> | 13.50±0.10  |  |  |  |







# **Power and Control Signal Descriptions**

|      | ower and Contro |                   |                                                                                                                                                                                                                                                                                                           |
|------|-----------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin# | Function        | Type <sup>1</sup> | Control Pin                                                                                                                                                                                                                                                                                               |
| 1    | Vin             | PWR               | Input positive power pin.                                                                                                                                                                                                                                                                                 |
| 2    | GND             | PWR               | Power ground pin.                                                                                                                                                                                                                                                                                         |
| 3    | CFG1            | М                 | V <sub>0</sub> 1 setting current sense, current limit and operating mode. Refer to configuration setting.                                                                                                                                                                                                 |
| 4    | ASCRCFG1        | М                 | $\rm V_{o}1$ control loop configuration settings. Refer to control loop (ASCR) setting.                                                                                                                                                                                                                   |
| 5    | CFG2            | М                 | $\rm V_{\rm O}^{\rm 2}$ setting current sense, current limit and operating mode. Refer to configuration setting.                                                                                                                                                                                          |
| 6    | ASCRCFG2        | М                 | $\rm V_{\rm O}^2$ control loop configuration settings. Refer to control loop (ASCR) setting.                                                                                                                                                                                                              |
| 7    | VSET/SA1        | М                 | Assigns unique PMBus address for $V_01$ and to set $V_01$ set-point. See output voltage and address set section. Connect one resistor to SGND and a second resistor to V1P51. Default $V_01$ maximum is 115% of VOUT setting, but this can be overridden with VOUT_MAX command using the PMBus interface. |
| 8    | V1P51           | PWR               | For VSET/SA1 pin-strap resistor setting only, not for external use.                                                                                                                                                                                                                                       |
| 9    | SGND            | PWR               | Signal ground. SGND is shorted to GND internally on LGA110D.                                                                                                                                                                                                                                              |
| 10   | PG1             | 0                 | V <sub>O</sub> 1 power-good output. Default is open drain.                                                                                                                                                                                                                                                |
| 11   | EN1             | I                 | Enable V <sub>O</sub> 1. Active signal enables.                                                                                                                                                                                                                                                           |
| 12   | SALRT           | 0                 | Serial alert. Connect to external host if desired. Requires a pull-up resistor to a 2.5 V to 5.5 V source, the source must be always on. 2.2 Kohm pull-up resistor is recommended.                                                                                                                        |
| 13   | EN2             | I                 | Enable V <sub>O</sub> 2. Active signal enables.                                                                                                                                                                                                                                                           |
| 14   | SHARE1          | I/O               | SHARE Bus shall be connected together for multi-phase output configuration. Leave disconnected in single phase applications.                                                                                                                                                                              |
| 15   | DDC1            | I/O               | DDC Bus shall be connected together for multi-phase output configuration. Leave disconnected in single phase applications.                                                                                                                                                                                |
| 16   | V1P52           | PWR               | For VSET/SA2 pin-strap resistor setting only, not for external use.                                                                                                                                                                                                                                       |
| 17   | SDA             | I/O               | Serial data. Connect to external host and/or to other LGA110D. Requires a pull-up resistor to a 2.5 V to 5.5 V source, the source must be always on. 2.2 Kohm pull-up resistor is recommended                                                                                                             |
| 18   | SCL             | 1/0               | Serial clock. Connect to external host and/or to other LGA110D. Requires a pull-up resistor to a 2.5 V to 5.5 V source, the source must be always on. 2.2 Kohm pull-up resistor is recommended.                                                                                                           |
| 19   | VSET/SA2        | М                 | Assigns unique PMBus address for $V_O2$ and to set $V_O2$ set-point. See Output Voltage and Address set section. Connect one resistor to SGND and a second resistor to V1P52. Default Vo2 maximum is 115% of VOUT setting, but this can be overridden with VOUT_MAX command using the PMBus interface     |
| 20   | SHARE2          | 1/0               | SHARE Bus shall be connected together for multi-phase output configuration. Leave disconnected in single phase applications.                                                                                                                                                                              |
| 21   | DDC2            | I/O               | DDC Bus shall be connected together for multi-phase output configuration. Leave disconnected in single phase applications.                                                                                                                                                                                |
| 22   | VS1-            | I                 | Differential output V <sub>0</sub> 1 voltage sense feedback. Connect to negative output regulation point.                                                                                                                                                                                                 |
| 23   | VS1+            | I                 | Differential output V <sub>O</sub> 1 voltage sense feedback. Connect to positive output regulation point.                                                                                                                                                                                                 |

Note 1: I = Input, O = Output, PWR = Power or Ground, M = Multimode pins.



# **Power and Control Signal Descriptions**

| Table 5. P | ower and Contro  | ol Signal De      | escriptions con't                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------|------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin#       | Function         | Type <sup>1</sup> | Control Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 24         | SYNC             | M/I/O             | Clock synchronization pin. It's internal default to "Use internal clock and output internal clock" on $\rm V_{o}2$ phase and "External clock" on $\rm V_{o}1$ phase. $\rm V_{o}1$ phase & $\rm V_{o}2$ phase has been synchronized for $\rm 180^{O}$ phase shift internally. And 500KHz clock can be seen from the SYNC pin. For synchronization setting more than 1 module refer to Sync pin configuration on USER_CONFIG section. When used as part of a SYNC bus for phase spreading or current sharing, at most, one of the devices shall be configured to use this pin as output. All LGA110D modules are highly recommended to synchronize together. The "SYNC" pin can support synchronization up to 8 phases (or 4 modules). |
| 25         | PG2              | 0                 | V <sub>O</sub> 2 power-good output. Default is open drain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 26         | VS2-             | I                 | Differential output $V_0^2$ voltage sense feedback. Connect to negative output regulation point.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 27         | VS2+             | I                 | Differential output V <sub>O</sub> 2 voltage sense feedback. Connect to positive output regulation point.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 28         | V <sub>O</sub> 1 | PWR               | Output V <sub>O</sub> 1 positive power pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 29         | V <sub>O</sub> 1 | PWR               | Output V <sub>O</sub> 1 positive power pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 30         | GND              | PWR               | Power ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 31         | V <sub>O</sub> 2 | PWR               | Output V <sub>O</sub> 2 positive power pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 32         | V <sub>o</sub> 2 | PWR               | Output V <sub>O</sub> 2 positive power pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 33         | GND              | PWR               | Power ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 34         | Vin              | PWR               | Input positive power pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Note 1: I = Input, O = Output, PWR = Power or Ground, M = Multimode pins.



## **LGA110D PMBus™ Interface Support**

#### PMBus<sup>TM</sup> Communications

The LGA110D provides a SMBus digital interface. The LGA110D can be used with any standard 2-wire SMBus host module. In addition, the module is compatible with SMBus version 2.0 and includes a SALRT line to help mitigate bandwidth limitations related to continuous fault monitoring. Pull-up resistors are required on the SMBus. The pull-up resistor may be tied to an external 3.3 V or 5 V supply as long as this voltage is present prior to or during module power-up. The ideal design will use a central pull-up resistor that is well-matched to the total load capacitance. The minimum pull-up resistance should be limited to a value that enables any module to assert the bus to a voltage that will ensure a logic 0 (typically 0.8 V at the module monitoring point) given the pull-up voltage and the pull-down current capability of the LGA110D. A pull-up resistor of 2.2 Kohm is a good value for most applications.

SMBus Data and Clock lines should be routed with a closely coupled return or ground plane to minimize coupled interference (noise). Excessive noise on the data and clock lines that cause the voltage on these lines to cross the high and low logic thresholds of 2.0 V and 0.8 V respectively will cause command transmissions to be interrupted and result in slow bus operation or missed commands. For less than 4 modules on a SMBus a 2.2 Kohm resistor on each line provides good performance.

The LGA110D accepts most standard PMBus<sup>TM</sup> commands. When enabling the module with ON\_OFF\_CONFIG command, it is recommended that the enable pin (EN1 and EN2) is tied to SGND.

In addition to bus noise considerations, it is important to ensure that user connections to the SMBus are compliant to the PMBus<sup>TM</sup> command standards. Any module that can malfunction in a way that permanently shorts SMBus lines will disable PMBus<sup>TM</sup> communications. Incomplete PMBus<sup>TM</sup> commands can also cause the LGA110D to halt PMBus<sup>TM</sup> communications. This can be corrected by disabling, then re-enabling the module. Highly recommend to have command validation after commands are set via PMBus communication.

### ${\bf Monitoring\ via\ PMBus^{TM}}$

A system controller can monitor a wide variety of different LGA110D parameters through the SMBus interface. The module can monitor for fault conditions by monitoring the SALRT pin, which will be asserted when any number of pre-configured fault conditions occur.

The module can also be monitored continuously for any number of power conversion parameters including but not limited to the following:

- · Input voltage
- Output voltage
- · Output current
- · Internal junction temperature
- · Fault status information

The PMBus<sup>TM</sup> Host should respond to SALRT as follows:

- 1. LGA110D module pulls SALRT Low.
- 2. PMBus<sup>TM</sup> Host detects that SALRT is low, performs transmission with Alert Response Address to find which LGA110D module is pulling SALRT low.
- 3. PMBus<sup>™</sup> Host talks to the LGA110D module that has pulled SALRT low.

The actions that the host performs are up to the System Designer.

If multiple modules are faulting, SALRT will still be low after doing the above steps and will require transmission with the Alert Response Address repeatedly until all faults are cleared.

Please refer to the PMBus<sup>TM</sup> Commands section of this document for details on how to monitor specific parameters via the SMBus interface.



# **Timing Parameters For Higher Speed Operation**



| Parameter                                        | Symbol              | Standard-N | Mode Specs | Actual      | /leasured   | Unit  |  |
|--------------------------------------------------|---------------------|------------|------------|-------------|-------------|-------|--|
| raiametei                                        | Syllibol            | Min        | Max        | Actual      | vieasureu   | Offic |  |
| SCL clock frequency                              | f <sub>SCL</sub>    | 10         | 400        | 10          | 100.05      |       |  |
| Hold time (repeated) START condition             | t <sub>HD;STA</sub> | 0.6        | -          | 3           | .35         | uS    |  |
| LOW period of SCL clock                          | t <sub>LOW</sub>    | 1.3        | -          | 6           | 6.60        |       |  |
| HIGH period of SCL clock                         | t <sub>HIGH</sub>   | 0.6        | -          | 5.89        |             | uS    |  |
| Setup time for repeated START condition          | t <sub>su;sta</sub> | 0.6        | -          | 5.83        |             | uS    |  |
| Data hold time                                   | t <sub>HD;DAT</sub> | 300        | -          | 32          | 3258        |       |  |
| Data setup time                                  | t <sub>su;dat</sub> | 100        | -          | 24          | 106         | nS    |  |
| Rise time <sup>1</sup>                           | t <sub>r</sub>      | -          | 300        | SCL = 222.0 | SDA = 130.8 | nS    |  |
| Fall time <sup>1</sup>                           | t <sub>f</sub>      | -          | 300        | SCL = 18.0  | SDA = 12.0  | nS    |  |
| Setup time for STOP condition                    | t <sub>su;sto</sub> | 0.6        | -          | 5.86        |             | uS    |  |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    | 1.3        | -          | 24          | 34.5        | uS    |  |

Note 1: Rise and fall time is defined as follows:

 $\begin{aligned} t_r &= \left(V_{ILMAX} - 0.15\right) to \left(V_{IHMIN} + 0.15\right) \\ t_f &= 0.9 \ V_{DD} \ to \left(V_{ILMAX} - 0.15\right) \end{aligned}$ 



### **LGA110D Support PMBus™ Command List**

| Command<br>Code | Command Name               | Default<br>Value | Access<br>Type | Data<br>Bytes | Data<br>Format | Description                                                                                     |
|-----------------|----------------------------|------------------|----------------|---------------|----------------|-------------------------------------------------------------------------------------------------|
| 01h             | OPERATION                  | 00h              | R/W            | 1             | BIT            | Enable/disable, margin settings                                                                 |
| 02h             | ON_OFF_CONFIG              | 17h              | R/W            | 1             | BIT            | On/off configuration settings<br>ENABLE pin control, active high                                |
| 03h             | CLEAR_FAULTS               | N/A              | Write          | N/A           | N/A            | Clears faults                                                                                   |
| 15h             | STORE_USER_ALL             | N/A              | Write          | N/A           | N/A            | Stores values to user store                                                                     |
| 16h             | RESTORE_USER_ALL           | N/A              | Write          | N/A           | N/A            | Restores values from user store                                                                 |
| 21h             | VOUT_COMMAND               | N/A              | R/W            | N/A           | L16u           | VSET/SA pin-strap setting. Sets nominal VOUT set-point                                          |
| 22h             | VOUT_TRIM                  | 0000h            | R/W            | 2             | L16s           | Applies a trim voltage to VOUT set-point, default value is 0 V                                  |
| 23h             | VOUT_CAL_OFFSET            | 0000h            | R/W            | 2             | L16s           | Applies offset voltage to VOUT set-point, default value is 0 V                                  |
| 24h             | VOUT_MAX                   | N/A              | R/W            | N/A           | L16u           | Sets maximum VOUT set-point, default value is 1.15*VOUT pin-strap setting                       |
| 25h             | VOUT_MARGIN_HIGH           | N/A              | R/W            | N/A           | L16u           | Sets VOUT set-point during margin high,<br>default value is 1.05*VOUT pin-strap<br>setting      |
| 26h             | VOUT_MARGIN_LOW            | N/A              | R/W            | N/A           | L16u           | Sets VOUT set-point during margin low,<br>default value is 0.95*VOUT pin strap<br>setting       |
| 33h             | FREQUENCY_SWITCH           | N/A              | R/W            | N/A           | L11            | Sets switching frequency, default value is 500 KHz                                              |
| 37h             | INTERLEAVE                 | 0000h/<br>0008h  | R/W            | N/A           | BIT            | Configures phase offset during group operation                                                  |
| 40h             | VOUT_OV_FAULT_LIMIT        | N/A              | R/W            | N/A           | L16u           | Sets the VOUT overvoltage fault<br>threshold, default value is 1.15*VOUT pin-<br>strap setting  |
| 41h             | VOUT_OV_FAULT_RESPONS<br>E | N/A              | R/W            | 1             | BIT            | Sets the VOUT overvoltage fault response, default value is disable, no retry                    |
| 42h             | VOUT_OV_WARN_LIMIT         | N/A              | R/W            | 2             | L16u           | Sets the VOUT overvoltage warning threshold, default value is 1.13*VOUT pinstrap setting        |
| 43h             | VOUT_UV_WARN_LIMIT         | N/A              | R/W            | 2             | L16u           | Sets the VOUT overvoltage warning threshold, default value is 0.84*VOUT pinstrap setting        |
| 44h             | VOUT_UV_FAULT_LIMIT        | N/A              | R/W            | 2             | L16u           | Sets the VOUT under voltage fault<br>threshold, default value is 0.8*VOUT pin-<br>strap setting |
| 45h             | VOUT_UV_FAULT_RESPONSE     | N/A              | R/W            | 1             | BIT            | Sets the VOUT under voltage fault response, default value is disable, no retry                  |
| 4Fh             | OT_FAULT_LIMIT             | EBE8h            | R/W            | 2             | L11            | Sets the over-temperature fault limit, default value is +125°C                                  |
| 50h             | OT_FAULT_RESPONSE          | N/A              | R/W            | 1             | BIT            | Sets the over-temperature fault response, default value is disable, no retry                    |
| 51h             | OT_WARN_LIMIT              | EB70h            | R/W            | 2             | L11            | Sets the over-temperature warning limit, default value is +110°C                                |
| 55h             | VIN_OV_FAULT_LIMIT         | D3E0h            | R/W            | 2             | L11            | Sets the VIN overvoltage fault threshold, default value is 15.5 V                               |
| 56h             | VIN_OV_FAULT_RESPONSE      | N/A              | R/W            | 1             | BIT            | Sets the VIN overvoltage fault response, default value is disable, no retry                     |
| 57h             | VIN_OV_WARN_LIMIT          | D3A0h            | R/W            | 2             | L11            | Sets the VIN overvoltage warning threshold, default value is 14.5 V                             |



# **LGA110D Support PMBus™ Command List**

| Command<br>Code | Command Name          | Default<br>Value     | Access<br>Type | Data<br>Bytes | Data<br>Format | Description                                                                                              |
|-----------------|-----------------------|----------------------|----------------|---------------|----------------|----------------------------------------------------------------------------------------------------------|
| 58h             | VIN_UV_WARN_LIMIT     | CB99                 | R/W            | 2             | L11            | Sets the VIN under voltage warning<br>Threshold, default value is 7.195 V                                |
| 59h             | VIN_UV_FAULT_LIMIT    | CB73                 | R/W            | 2             | L11            | Sets the VIN under voltage fault threshold.<br>UVLO pin-strap setting, default value is<br>6.898 V       |
| 5Ah             | VIN_UV_FAULT_RESPONSE | N/A                  | R/W            | 1             | BIT            | Sets the VIN under voltage fault response, default value is disable, no retry                            |
| 5Eh             | POWER_GOOD_ON         | N/A                  | R/W            | 2             | L16u           | Sets the voltage threshold for power-<br>good indication, default value is 0.9*VSET<br>pin-strap setting |
| 60h             | TON_DELAY             | 8000h                | R/W            | 2             | L11            | Sets the delay time from enable to VOUT rise, default value is 0 ms                                      |
| 61h             | TON_RISE              | C300h                | R/W            | 2             | L11            | Sets the rise time of VOUT after ENABLE and TON_DELAY, default value is 3 ms                             |
| 64h             | TOFF_DELAY            | 0000h                | R/W            | 2             | L11            | Sets the delay time from DISABLE to start of VOUT fall, default value is 0 ms                            |
| 65h             | TOFF_FALL             | CA80h                | R/W            | 2             | L11            | Sets the fall time for VOUT after DISABLE and TOFF_DELAY, default value is 5 ms                          |
| 78h             | STATUS_BYTE           | 00h                  | R              | 1             | BIT            | First byte of STATUS_WORD, default value is no faults                                                    |
| 79h             | STATUS_WORD           | 0000h                | R              | 2             | BIT            | Summary of critical faults, default value is no faults                                                   |
| 7Ah             | STATUS_VOUT           | 00h                  | R              | 1             | BIT            | Reports VOUT warnings/faults, default value is no faults                                                 |
| 7Bh             | STATUS_IOUT           | 00h                  | R              | 1             | BIT            | Reports IOUT warnings/faults, default value is no faults                                                 |
| 7Ch             | STATUS_INPUT          | 00h                  | R              | 1             | BIT            | Reports input warnings/faults, default value is no faults                                                |
| 7Dh             | STATUS_TEMP           | 00h                  | R              | 1             | BIT            | Reports temperature warnings/faults, default value is no faults                                          |
| 7Eh             | STATUS_CML            | 00h                  | R              | 1             | BIT            | Reports communication, memory, logic<br>Errors, default value is no errors                               |
| 80h             | STATUS_MFR_SPECIFIC   | 00h                  | R              | 1             | BIT            | Reports voltage monitoring/clock<br>synchronization faults, default value is no<br>faults                |
| 88h             | READ_VIN              | N/A                  | R              | 2             | L11            | Reports input voltage measurement                                                                        |
| 8Bh             | READ_VOUT             | N/A                  | R              | 2             | L16u           | Reports output voltage measurement                                                                       |
| 8Ch             | READ_IOUT             | N/A                  | R              | 2             | L11            | Reports output current measurement                                                                       |
| 8Dh             | READ_TEMPERATURE_1    | N/A                  | R              | 2             | L11            | Reports internal temperature measurement                                                                 |
| 8Fh             | READ_TEMPERATURE_3    | N/A                  | R              | 2             | L11            | Reports external temperature measurement from Mosfet pin                                                 |
| 94h             | READ_DUTY_CYCLE       | N/A                  | R              | 2             | L11            | Reports actual duty cycle                                                                                |
| 95h             | READ_FREQUENCY        | N/A                  | R              | 2             | L11            | Reports actual switching frequency                                                                       |
| 98h             | PMBus_REVISION        | 33h                  | R              | 1             | BIT            | Reports the PMBus™ revision used,<br>Part 1 Rev 1.3, Part 2 Rev 1.3                                      |
| 99h             | MFR_ID                | N/A                  | BR/BW          | N/A           | ASC            | LGA110D-01DADJJ                                                                                          |
| 9Bh             | MFR_REVISION          | 303031               | BR/BW          | N/A           | ASC            | 001                                                                                                      |
| 9Eh             | MFR_SERIAL            | N/A                  | R/W            | N/A           | ASC            | Serial number                                                                                            |
| B0h             | USER_DATA_00          | Vo1=0x41<br>Vo2=0x42 | R/W            | N/A           | ASC            | Factory setting, define V <sub>O</sub> 1=A, V <sub>O</sub> 2=B                                           |



# **LGA110D Support PMBus™ Command List**

| Command<br>Code | Command Name                   | Default<br>Value                 | Access<br>Type | Data<br>Bytes | Data<br>Format | Description                                                                                                                                   |
|-----------------|--------------------------------|----------------------------------|----------------|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| D1h             | USER_CONFIG                    | Vo1=0x10<br>16<br>Vo2=0x10<br>15 | R/W            | 2             | BIT            | Configures several user-level features, default value is $V_01=0x1016$ , $V_02=0x1015$                                                        |
| D3h             | DDC_CONFIG                     | N/A                              | R/W            | 2             | BIT            | Configures the DDC addressing and current sharing, default value is V <sub>O</sub> 1=0x0100, V <sub>O</sub> 2=0x0200                          |
| D4h             | POWER_GOOD_DELAY               | BA00h                            | R/W            | 2             | L11            | Sets the delay between PG threshold and PG assertion, default value is 1 ms                                                                   |
| D5h             | ASCR_ADVANCED                  | 2320h                            | R/W            | 2             | BIT            | Sets ASCR Threshold and Threshold<br>Gain, default value is Gain Select divide<br>by 4, threshold 800                                         |
| D7h             | SNAPSHOT_FAULT_MASK            | 0000h                            | R/W            | 2             | BIT            | Masks faults that cause a snapshot to be taken, default value is no faults masked                                                             |
| DBh             | MFR_SMBALERT_MASK              | 0000h                            | R/W            | 7             | BIT            | Identifies which fault limits will not assert SALRT                                                                                           |
| DFh             | ASCR_CONFIG                    | N/A                              | R/W            | 4             | BIT            | Configures the ASCR settings<br>ASCR gain is ASCRCFG pin-strap setting,<br>default integral gain is 50, default ASCR<br>residual is 90        |
| E0h             | SEQUENCE                       | 00h                              | R/W            | 1             | BIT            | DDC rail sequencing configuration,<br>default value is prequel and sequel<br>disabled                                                         |
| E2h             | DDC_GROUP                      | 00000000                         | R/W            | 4             | BIT            | Configures group ID, fault spreading,<br>OPERATION and VOUT, default value is<br>ignore broadcast, sequenced shutdown,<br>and fault spreading |
| E3h             | STORE_CONTROL                  | N/A                              | R/W            | 1             | BIT            | Stores command settings in the User and Default Stores while the device is enabled. Used in conjunction with STORE_DATA.                      |
| E5h             | MFR_IOUT_OC_FAULT_RESP<br>ONSE | N/A                              | R/W            | 1             | BIT            | Configures the IOUT over current fault response, default value is disable, no retry                                                           |
| E6h             | MFR_IOUT_UC_FAULT_RESP<br>ONSE | N/A                              | R/W            | 1             | BIT            | Configures the IOUT undercurrent fault response, default value is disable, no retry                                                           |
| E7h             | IOUT_AVG_OC_FAULT_LIMIT        | N/A                              | R/W            | 2             | L11            | Sets the IOUT average over current fault threshold for each phase, default value is 0.8 x IOUT_OC_FAULT_LIMIT pin-strap setting               |
| E9h             | ADVANCED_CONFIG                | 01h                              | R/W            | 1             | BIT            | Sets PWM mid-drive voltage, SMBus I/O and enable/disable the VG LDO                                                                           |
| EAh             | SNAPSHOT                       | N/A                              | Read           | 32            | BIT            | 32-byte read-back of parametric and status values                                                                                             |
| F0h             | LEGACY_FAULT_GROUP             | 0000h                            | R/W            | 4             | BIT            | Configures fault group compatibility with older Artesyn digital power devices, default value is no fault groups selected                      |
| F2h             | STORE_DATA                     | N/A                              | R/W            | N/A           | Custom         | Stores command settings in the User and Default Stores while the device is enabled. Used in conjunction with STORE_CONTROL                    |
| F3h             | SNAPSHOT_CONTROL               | 0800h                            | R/W            | 2             | BIT            | Snapshot feature control command                                                                                                              |
| F4h             | RESTORE_FACTORY                | N/A                              | Write          | N/A           | N/A            | Restores device to the hard-coded default values                                                                                              |
| F5h             | PINSTRAP_READ_STATUS           | N/A                              | Read           | 5             | BIT            | Reads back an index for each pin-strap<br>setting, CFG, ASCRCFG, VSET/SA, SYNC,<br>default value is pin-strap resistor indexes                |



# **LGA110D Support PMBus™ Command List**

| Command<br>Code | Command Name     | Default<br>Value | Access<br>Type | Data<br>Bytes | Data<br>Format | Description                                                  |
|-----------------|------------------|------------------|----------------|---------------|----------------|--------------------------------------------------------------|
| F6h             | IIN_CAL_OFFSET   | 8BD7h            | R/W            | 2             | L11            | Sets an offset to IIN sense circuit, default value is 0.03 A |
| FAh             | SECURITY_CONTROL | 00h              | R/W            | 1             | BIT            | Sets the security functions mode                             |
| FBh             | PASSWORD         | 0000h            | Write          | 9             | ASCII          | Sets the private password string                             |
| FDh             | WRITE_PROTECT    | 0000h            | R/W            | 32            | Custom         | Identifies which commands are protected                      |



#### PMBus<sup>TM</sup> User Guidelines

The PMBus<sup>TM</sup> is a powerful tool that allows the user to optimize circuit performance by configuring the LGA110D for their application. When configuring the LGA110D, the LGA110D should be disabled whenever most settings are changed with PMBus commands. Some exceptions to this recommendation are OPERATION, ON\_OFF\_CONFIG, CLEAR\_FAULTS, VOUT\_COMMAND, VOUT\_MARGIN\_HIGH, VOUT\_MARGIN\_LOW. While the LGA110D is enabled any command can be read. Many commands do not take effect until after the LGA110D has been re-enabled, hence the recommendation that commands that change device settings are written while the LGA110D is disabled. When sending the STORE\_DEFAULT\_ALL, STORE\_USER\_ALL, RESTORE\_DEFAULT\_ALL and RESTORE\_USER\_ALL commands, it is recommended that no other commands are sent to the device for 100ms after sending STORE or RESTORE commands. In addition, there should be a 2 ms delay between repeated READ commands sent to the same device. When sending any other command, a 5 ms delay is recommended between repeated commands sent to the same device.

#### **SUMMARY**

All commands can be read at any time.

Always disable the LGA110D when writing commands that change device settings. Exceptions to this rule are commands intended to be written while the LGA110D is enabled, for example, VOUT\_MARGIN\_HIGH.

To be sure a change to LGA110D setting has taken effect, write the STORE\_USER\_ALL command, then cycle input power and reenable the LGA110D.



#### **PMBus<sup>TM</sup> Data Formats**

#### Linear-11 (L11)

L11 data format uses 5-bit two's compliment exponent (N) and 11-bit two's compliment mantissa (Y) to represent real world decimal value (X).

| Data Byte High  | Data Byte Low   |  |  |  |  |  |  |  |  |  |
|-----------------|-----------------|--|--|--|--|--|--|--|--|--|
| 7 6 5 4 3 2 1 0 | 7 6 5 4 3 2 1 0 |  |  |  |  |  |  |  |  |  |
|                 |                 |  |  |  |  |  |  |  |  |  |
| Exponent (N)    | Mantissa (Y)    |  |  |  |  |  |  |  |  |  |

Relation between real world decimal value (X), N and Y is: X = Y·2N

#### Linear-16 Unsigned (L16u)

L16u data format uses a fixed exponent (hard-coded to N = -13h) and a 16-bit unsigned integer mantissa (Y) to represent real world decimal value (X). Relation between real world decimal value (X), N and Y is:  $X = Y \cdot 2^{-13}$ .

#### Linear-16 Signed (L16s)

L16s data format uses a fixed exponent (hard-coded to N = -13h) and a 16-bit two's compliment mantissa (Y) to represent real world decimal value (X). Relation between real world decimal value (X), N and Y is:  $X = Y \cdot 2^{-13}$ 

#### Bit Field (BIT)

Breakdown of Bit Field is provided in "PMBus<sup>TM</sup> Command Detail".

#### Custom (CUS)

Breakdown of custom data format is provided in "PMBus<sup>TM</sup> Command Detail". A combination of bit field and integer is common type of custom data format.

#### ASCII (ASC)

A variable length string of text characters uses ASCII data format.



#### PMBus<sup>TM</sup> Command Detail

#### **OPERATION (01h)**

**Definition**: Sets Enable, Disable, and VOUT Margin settings. Writing immediate off to turns off the output and ignores TOFF\_DELAY and TOFF\_FALL settings. With Immediate off, the PWM signal is set to tri-state level without delay. This command is not stored like other PMBus commands. When this command is written, the command takes effect, but if a STORE \_USER\_ALL written and the device is re-enabled, the OPERATION settings may not be the same settings that were written before the device was re-enabled. This command reflects only the last value written. Read the STATUS\_BYTE/WORD command for the enable state.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W
Protectable: No
Default Value: 00h

Units: N/A

| COMMAND      |     | OPERATION (01h)     |     |     |     |     |     |     |  |  |  |  |
|--------------|-----|---------------------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| Format       |     | Bit Field           |     |     |     |     |     |     |  |  |  |  |
| Bit Position | 7   | 6                   | 5   | 4   | 4 3 |     | 1   | 0   |  |  |  |  |
| Access       | R/W | R/W                 | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Function     |     | See Following Table |     |     |     |     |     |     |  |  |  |  |

| BITS | PURPOSE                     | BIT VALUE | MEANING                                                            |
|------|-----------------------------|-----------|--------------------------------------------------------------------|
| 7    | Controls device output      | 0         | Off (see ON_OFF_CONFIG)                                            |
| /    | state                       | 1         | On (see ON_OFF_CONFIG)                                             |
| 6    | Turn off behavior. This bit | 0         | Ignore TOFF_DELAY and TOFF_FALL                                    |
| 0    | is ignored if Bit 7 = 1.    | 1         | Observe TOFF_DELAY and TOFF_FALL                                   |
|      |                             | 00        | VOUT is set by VOUT_COMMAND.                                       |
| 5:4  | Output voltage              | 01        | VOUT is set by VOUT_MARGIN_LOW.                                    |
| 5.4  | Output voltage              | 10        | VOUT is set by VOUT_MARGIN_HIGH.                                   |
|      |                             | 11        | Not used                                                           |
|      |                             | 00        | Not used                                                           |
| 3:2  | Marsin fault reen enee      | 01        | Faults caused by VOUT_MARGIN_HIGH or VOUT_MARGIN_LOW are ignored.  |
| 3:2  | Margin fault response       | 10        | Faults caused by VOUT_MARGIN_HIGH or VOUT_MARGIN_LOW are acted on. |
|      |                             | 11        | Not used                                                           |
| 1:0  | Not used                    | 00        | Not used                                                           |



#### ON\_OFF\_CONFIG (02h)

**Definition**: Configures the interpretation and coordination of the OPERATION command and the Enable pin (EN). When Bit 0 is set to 1 (turn off the output immediately), the TOFF\_FALL setting is ignored. Note: When Bit 3 and 2 are set to "1", the device turns on only when the EN pin is high and the OPERATION command instructs the device to enable. With Bit 3 and 2 set to "1", the device turns off when EN is set low or the OPERATION command instructs the device to disable.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W

Protectable: Yes

Default Value: 17h (ENABLE pin control, active high, turn off output immediately - no ramp down)

Units: N/A

| COMMAND       |     | ON_OFF_CONFIG (02h) |     |     |         |   |     |     |  |  |  |  |  |
|---------------|-----|---------------------|-----|-----|---------|---|-----|-----|--|--|--|--|--|
| Format        |     | Bit Field           |     |     |         |   |     |     |  |  |  |  |  |
| Bit Position  | 7 6 |                     | 5   | 4   | 4 3     |   | 1   | 0   |  |  |  |  |  |
| Access        | R/W | R/W                 | R/W | R/W | R/W R/W |   | R/W | R/W |  |  |  |  |  |
| Function      |     | See Following Table |     |     |         |   |     |     |  |  |  |  |  |
| Default Value | 0   | 0                   | 0   | 1   | 0       | 1 | 1   | 1   |  |  |  |  |  |

| BITS | PURPOSE                                                                 | BIT VALUE | MEANING                                                                                                                                                                                                                                                 |  |  |
|------|-------------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7:5  | Not used                                                                | 000       | Not used                                                                                                                                                                                                                                                |  |  |
|      | Sets the default for the on/off behavior of the                         | 0         | Device is always on.                                                                                                                                                                                                                                    |  |  |
| 4    | device to be controlled by<br>the EN pin and<br>OPERATION command       | 1         | Device does not power up until commanded by the EN pin and OPERATION command (as programmed in Bits [3:0]).                                                                                                                                             |  |  |
|      | Controls how the device                                                 | 0         | Device ignores the on/off portion of the OPERATION command.                                                                                                                                                                                             |  |  |
| 3    | Controls how the device responds to commands received through the PMBus | 1         | To start, the device requires that the on/off portion of the OPERATION command is instructing the device to enable the output. Depending on Bit 2, the device may also require the EN pin to be asserted for the device to start and enable the output. |  |  |
|      |                                                                         | 0         | Device ignores the EN pin (on/off controlled only by the OPERATION command).                                                                                                                                                                            |  |  |
| 2    | Controls how the device responds to the EN pin                          | 1         | Device requires the EN pin to be asserted to start the unit. Depending on Bit 3, the OPERATION command may also be required to instruct the device to start before the output is energized.                                                             |  |  |
| 1    | Polarity of EN pin - active                                             | 0         | Not used                                                                                                                                                                                                                                                |  |  |
| 1    | low not used                                                            | 1         | Active high only                                                                                                                                                                                                                                        |  |  |
| 0    | EN pin action when                                                      | 0         | Use the configured ramp-down settings ("soft-off").                                                                                                                                                                                                     |  |  |
| U    | commanding the unit to turn off                                         | 1         | Turn off the output immediately.                                                                                                                                                                                                                        |  |  |



#### CLEAR\_FAULTS (03h)

**Definition**: Clears all fault bits in all registers and releases the SALRT pin (if asserted) simultaneously. If a fault condition still exists, the bit will reassert immediately. This command will not restart a device if it has shut down, it will only clear the faults.

Data Length in Bytes: 0 Byte

Data Format: N/A

Type: Write only

Protectable: No

Default Value: N/A

Units: N/A

#### STORE\_USER\_ALL (15h)

**Definition**: Stores all PMBus<sup>TM</sup> settings from the operating memory to the non-volatile USER store memory. To clear the user store, perform a RESTORE\_FACTORY then STORE\_USER\_ALL. To add to the user store, perform a RESTORE\_USER\_ALL, write commands to be added, then STORE\_USER\_ALL. This command should not be used during device operation, the device will be unresponsive for 100 ms while storing values.

Data Length in Bytes: 0

Data Format: N/A
Type: Write only
Protectable: Yes
Default Value: N/A
Units: N/A

## RESTORE\_USER\_ALL (16h)

**Definition**: Restores PMBus settings from the non-volatile default store memory into the operating memory. These settings are loaded during at power-up if not superseded by settings in user store. Do not use this command during device operation; the device is unresponsive for 100 ms while storing values.

Data Length in Bytes: 0

Type: Write only
Protectable: No
Default Value: N/A

Data Format: N/A

Units: N/A



#### VOUT\_COMMAND (21h)

**Definition**: Sets or reports the target output voltage. The integer value is multiplied by 2 raised to the power of -13h. This command cannot be set higher than VOUT\_MAX. If a value is written to this command below or above the range given below, the device sets the value to the lower or upper limit, respectively, and a warning is recorded in STATUS\_VOUT.

Data Length in Bytes: 2

Data Format: Linear-16 Unsigned

Type: R/W

Protectable: Yes

Default Value: VSET pin-strap setting

Units: V

Equation: VOUT = VOUT\_COMMAND x 2-13

Range: 0.1V to VOUT\_MAX

Example: VOUT\_COMMAND = 699Ah = 27034

Target voltage equals 27034 x 2<sup>-13</sup> = 3.3 V

| COMMAND       |     | VOUT_COMMAND (21h)        |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|---------------|-----|---------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |     | Linear-16 Unsigned        |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14                        | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | R/W                       | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Default Value |     | VSET/SA Pin-strap Setting |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

#### VOUT\_TRIM (22h)

**Definition**: Applies a fixed trim voltage to the output voltage command value. This command is typically used by the manufacturer of a power supply subassembly to calibrate a device in the subassembly circuit. The two bytes are formatted as a two's complement binary mantissa, used in conjunction with the exponent of -13h. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-16 Signed

Type: R/W

Protectable: Yes

Default Value: 0000h (0V)

Units: V

Equation: VOUT trim = VOUT\_TRIM x 2<sup>-13</sup>

Range:  $\pm$  0.15 V

| COMMAND       |     | VOUT_TRIM (22h)    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|---------------|-----|--------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |     | Linear-16 Unsigned |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14                 | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | R/W                | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Default Value | 0   | 0                  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |



#### VOUT\_CAL\_OFFSET (23h)

**Definition**: Applies a fixed offset voltage to the output voltage command value. This command typically calibrates a device in the application circuit. The two bytes are formatted as a two's complement binary mantissa and used in conjunction with the exponent of -13h. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-16 Signed

Type: R/W

Protectable: Yes

Default Value: 0000h (0V)

Units: V

Equation: VOUT calibration offset = VOUT\_CAL\_OFFSET x 2-13

Range:  $\pm$  0.15 V

| COMMAND       |     | ON_OFF_CONFIG (23h) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|---------------|-----|---------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |     | Linear-16 Signed    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14                  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | R/W                 | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Default Value | 0   | 0                   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

#### VOUT\_MAX (24h)

Definition: Sets an upper limit on the output voltage the unit can command regardless of any other commands or combinations. The intent of this command is to provide a safeguard against you accidentally setting the output voltage to a possibly destructive level rather than to be the primary output overprotection. A VOUT\_COMMAND greater than the existing VOUT\_MAX is not set and VOUT\_COMMAND remains the same. If a VOUT\_MAX sent is less than the current VOUT\_COMMAND, output voltage is limited to VOUT\_MAX. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-16 Unsigned

Type: R/W

Protectable: Yes

Default Value: 1.15 x VSET/SA pin-strap setting

Units: V

Equation: VOUT max = VOUT\_MAX x 2<sup>-13</sup>

Range: 0.1 V to 5.5 V

| COMMAND       |     | VOUT_MAX (24h)     |     |     |     |     |          |        |         |         |     |     |     |     |     |     |
|---------------|-----|--------------------|-----|-----|-----|-----|----------|--------|---------|---------|-----|-----|-----|-----|-----|-----|
| Format        |     | Linear-16 Unsigned |     |     |     |     |          |        |         |         |     |     |     |     |     |     |
| Bit Position  | 15  | 14                 | 13  | 12  | 11  | 10  | 9        | 8      | 7       | 6       | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | R/W                | R/W | R/W | R/W | R/W | R/W      | R/W    | R/W     | R/W     | R/W | R/W | R/W | R/W | R/W | R/W |
| Default Value |     |                    |     |     |     | 1   | L.15 x V | SET Pi | n-strap | Setting | 9   |     |     |     |     |     |



#### VOUT\_MARGIN\_HIGH (25h)

**Definition**: Sets the value of the VOUT during a margin high. This VOUT\_MARGIN\_HIGH command loads the unit with the voltage to which the output is to be changed when the OPERATION command is set to "Margin High". Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-16 Signed

Type: R/W

Protectable: Yes

Default Value: 1.05 x VSET pin-strap setting.

Units: V

Equation: VOUT calibration offset = VOUT\_CAL\_OFFSET x 2-13

Range: 0.1 V to VOUT\_MAX

| COMMAND       |     | VOUT_MARGIN_HIGH (25h) |     |     |     |     |          |         |         |         |     |     |     |     |     |     |
|---------------|-----|------------------------|-----|-----|-----|-----|----------|---------|---------|---------|-----|-----|-----|-----|-----|-----|
| Format        |     | Linear-16 Unsigned     |     |     |     |     |          |         |         |         |     |     |     |     |     |     |
| Bit Position  | 15  | 14                     | 13  | 12  | 11  | 10  | 9        | 8       | 7       | 6       | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | R/W                    | R/W | R/W | R/W | R/W | R/W      | R/W     | R/W     | R/W     | R/W | R/W | R/W | R/W | R/W | R/W |
| Default Value |     |                        |     |     |     | -   | 1.05 x V | /SET Pi | n-strap | Setting | 9   |     |     |     |     |     |

#### VOUT\_MARGIN\_LOW (26h)

**Definition**: Sets the value of the VOUT during a margin low. This VOUT\_MARGIN\_LOW command loads the unit with the voltage to which the output is to be changed when the OPERATION command is set to "Margin Low". Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-16 Unsigned

Type: R/W
Protectable: Yes

**Default Value**: 0.95 x VSET pin-strap setting

Units: V

**Equation**: VOUT margin low = VOUT\_MARGIN\_LOW

Range: 0.1 V to VOUT\_MAX

| COMMAND       |     | VOUT_MARGIN_LOW (26h)         |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|---------------|-----|-------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |     | Linear-16 Unsigned            |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14                            | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | R/W                           | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Default Value |     | 0.95 x VSET Pin-strap Setting |     |     |     |     |     |     |     |     |     |     |     |     |     |     |



#### FREQUENCY\_SWITCH (33h)

**Definition**: Sets the switching frequency of the device. The initial default value is defined by a pin-strap and this value can be overridden by writing this command. If an external SYNC is used, this value should be set as close as possible to the external clock value. The output must be disabled when writing this command. Available frequencies are defined by the equation  $f_{SW} = 30 \text{MHz/n}$ , where  $30 \le n \le 150$ . The actual switching frequency is the nearest available frequency to the FREQUENCY\_SWITCH value.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W

Protectable: Yes

Default Value: SYNC pin-strap setting

Units: KHz

Equation: FREQUENCY\_SWITCH = Y x 2N

Range: 450 KHz to 800 KHz

| COMMAND       |                                         |                                       |         |         |  | F | REQUE | ENCY_ | SWITC | :H (33h | 1)      |        |     |  |  |   |
|---------------|-----------------------------------------|---------------------------------------|---------|---------|--|---|-------|-------|-------|---------|---------|--------|-----|--|--|---|
| Format        |                                         |                                       |         |         |  |   |       | Linea | ar-11 |         |         |        |     |  |  |   |
| Bit Position  | 15                                      | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |         |         |  |   |       |       |       |         |         |        |     |  |  | 0 |
| Access        | R/W |                                       |         |         |  |   |       |       |       |         |         |        | R/W |  |  |   |
| Function      |                                         | Signed                                | d Expor | nent, N |  |   |       |       |       | Signe   | d Manti | ssa, Y |     |  |  |   |
| Default Value | SYNC Pin-strapped Value                 |                                       |         |         |  |   |       |       |       |         |         |        |     |  |  |   |



Rev.04.06.22\_#1.2

### **INTERLEAVE (37h)**

**Definition**: Configures the phase offset of a device that is sharing a common SYNC clock with other devices. A desired phase position is specified. INTERLEAVE sets the phase offset between individual devices, current sharing groups, and/or combinations of devices and current sharing groups. The phase offset is set automatically by default for devices within a single current sharing group.

Phase offset (in degrees) = [Rounded (Position\*16/Number)]\*22.5

Phase offsets greater than 360 degrees are "wrapped around" by subtracting 360 degrees.

Data Length in Bytes: 2

Data Format: Bit Field

Type: R/W

Protectable: Yes

**Default Value**:  $V_O1 = 0008h$ ,  $V_O2 = 0000h$ 

Units: N/A

| COMMAND       |                     |                                       |     |     |     |     | IN  | ΓERLE, | AVE (3 | 7h) |     |     |     |     |     |     |
|---------------|---------------------|---------------------------------------|-----|-----|-----|-----|-----|--------|--------|-----|-----|-----|-----|-----|-----|-----|
| Format        |                     |                                       |     |     |     |     |     | Bit F  | Field  |     |     |     |     |     |     |     |
| Bit Position  | 15                  | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |     |     |     |     |     |        |        |     |     |     | 0   |     |     |     |
| Access        | R/W                 | R/W                                   | R/W | R/W | R/W | R/W | R/W | R/W    | R/W    | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      | See Following Table |                                       |     |     |     |     |     |        |        |     |     |     |     |     |     |     |
| Default Value | 0                   | 0                                     | 0   | 0   | 0   | 0   | 0   | 0      | 0      | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

| BITS | PURPOSE  | VALUE    | DESCRIPTION                 |
|------|----------|----------|-----------------------------|
| 15:4 | Reserved | 0        | Reserved                    |
| 3:0  | Order    | 0 to 15d | Device phase order in group |



Rev.04.06.22\_#1.2

#### VOUT\_OV\_FAULT\_LIMIT (40h)

**Definition**: Sets the VOUT overvoltage fault threshold. VOUT\_OV\_WARN\_LIMIT must be set below the VOUT\_OV\_FAULT\_LIMIT for fault responses with restart attempts to function properly. When the VOUT\_OV\_FAULT\_RESPONSE is set to retry, a retry is not attempted until the output voltage falls below the VOUT\_OV\_WARN\_LIMIT. In response to the VOUT\_OV\_FAULT\_LIMIT being exceeded, the device sets the VOUT bit in STATUS\_WORD, sets the VOUT\_OV\_FAULT bit in STATUS\_VOUT, and notifies the host.

Data Length in Bytes: 2

Data Format: Linear-16 Unsigned

Type: R/W

Protectable: Yes

Default Value: 1.15 x VSET pin-strap setting.

Units: V

Equation: VOUT OV fault limit = VOUT\_OV\_FAULT\_LIMIT x 2-13

Range: 0 V to 6.0 V

| COMMAND       |                                  |                                       |     |     |     | VC  | O_TU | V_FAU  | ILT_LIN | MIT (40 | )h) |     |     |     |     |     |
|---------------|----------------------------------|---------------------------------------|-----|-----|-----|-----|------|--------|---------|---------|-----|-----|-----|-----|-----|-----|
| Format        |                                  |                                       |     |     |     |     | Lin  | ear-16 | Unsign  | ed      |     |     |     |     |     |     |
| Bit Position  | 15                               | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |     |     |     |     |      |        |         |         |     |     |     |     |     |     |
| Access        | R/W                              | R/W                                   | R/W | R/W | R/W | R/W | R/W  | R/W    | R/W     | R/W     | R/W | R/W | R/W | R/W | R/W | R/W |
| Default Value | 1.15 x VSET/SA Pin-strap Setting |                                       |     |     |     |     |      |        |         |         |     |     |     |     |     |     |

### VOUT\_OV\_FAULT\_RESPONSE (41h)

**Definition**: Configures the VOUT overvoltage fault response between latch off or retry continuously. The delay time is the time between fault detected to restart attempts. It's highly recommended set as default "no retires" Artesyn qualified only.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W
Protectable: Yes

**Default Value**: CFG pin-strap setting **Units**: Retry time = 35 ms increments

| COMMAND       |                       |                           | VOU | Γ_OV_FAULT | _RESPONSE | (41h) |  |  |  |  |  |  |  |
|---------------|-----------------------|---------------------------|-----|------------|-----------|-------|--|--|--|--|--|--|--|
| Format        |                       |                           |     | Bit F      | ield      |       |  |  |  |  |  |  |  |
| Bit Position  | 7 6 5 4 3 2 1 0       |                           |     |            |           |       |  |  |  |  |  |  |  |
| Access        | R/W                   | R/W R/W R/W R/W R/W R/W R |     |            |           |       |  |  |  |  |  |  |  |
| Function      |                       | See Following Table       |     |            |           |       |  |  |  |  |  |  |  |
| Default Value | CFG Pin-strap Setting |                           |     |            |           |       |  |  |  |  |  |  |  |



| BITS | FIELD NAME                                                                                                            | VALUE    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                            |
|------|-----------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Response behavior, the device:  Pulls SALRT low                                                                       | 00-01,11 | Not used                                                                                                                                                                                                                                                                                                                                                               |
| 7:6  | Sets the related fault bit in<br>the status registers. Fault<br>bits are only cleared by the<br>CLEAR_FAULTS command. | 10       | Disable and retry according to the setting in Bits [5:3].                                                                                                                                                                                                                                                                                                              |
|      |                                                                                                                       | 000      | No retry. The output remains disabled until the device is restarted.                                                                                                                                                                                                                                                                                                   |
| 5:3  | Retry Setting                                                                                                         | 001-111  | Attempts to restart continuously until it is commanded OFF (by the EN pin, the OPERATION command, or both), bias power is removed, or another fault condition causes the unit to shut down. A retry is attempted after the output voltage falls below the VOUT_OV_WARN_LIMIT. The time between the start of each attempt to restart is set by the value in Bits [2:0]. |
| 2:0  | Retry Delay                                                                                                           | 000-111  | Retry delay time = (Value + 1)*35 ms. Sets the time between retries in 35 ms increments. Range is 35 ms to 280 ms.                                                                                                                                                                                                                                                     |

#### VOUT\_OV\_WARN\_LIMIT (42h)

**Definition:** Sets the VOUT overvoltage warning threshold. VOUT\_OV\_WARN\_LIMIT must be set below the VOUT\_OV\_FAULT\_LIMIT for fault responses with restart attempts to function properly. When the VOUT\_OV\_FAULT\_RESPONSE is set to retry, a retry is not attempted until the output voltage falls below the VOUT\_OV\_WARN\_LIMIT. In response to the VOUT\_OV\_WARN\_LIMIT being exceeded, the device sets the VOUT bit in STATUS\_WORD, sets the VOUT\_OV\_WARNING bit in STATUS\_VOUT, and notifies the host. In the case of a fast VOUT overvoltage transition, a VOUT\_OV\_WARN\_LIMIT fault may not be recorded.

Data Length in Bytes: 2

Data Format: Linear-16 Unsigned

Type: R/W

Protectable: Yes

Default Value: 1.13 x VSET pin-strap setting.

Units: V

Equation: VOUT OV fault limit = VOUT\_OV\_FAULT\_LIMIT x 2-13

Range: 0 V to 5.5 V

| COMMAND       |                               |                                      |     |     |     | VC  | O_TUC | V_WA   | RN_LIN | ИІТ (42 | 2h) |     |     |     |     |     |
|---------------|-------------------------------|--------------------------------------|-----|-----|-----|-----|-------|--------|--------|---------|-----|-----|-----|-----|-----|-----|
| Format        |                               |                                      |     |     |     |     | Lin   | ear-16 | Unsign | ed      |     |     |     |     |     |     |
| Bit Position  | 15                            | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |     |     |     |     |       |        |        |         |     |     |     |     |     |     |
| Access        | R/W                           | R/W                                  | R/W | R/W | R/W | R/W | R/W   | R/W    | R/W    | R/W     | R/W | R/W | R/W | R/W | R/W | R/W |
| Default Value | 1.13 x VSET Pin-strap Setting |                                      |     |     |     |     |       |        |        |         |     |     |     |     |     |     |



#### VOUT\_UV\_WARN\_LIMIT (43h)

**Definition:** Sets the VOUT undervoltage warn threshold. This fault is masked during ramp, before Power-Good is asserted or when the device is disabled. VOUT\_UV\_WARN\_LIMIT must be set to a value below POWER\_GOOD\_ON and above VOUT\_UV\_FAULT\_LIMIT. In response to the VOUT\_UV\_WARN\_LIMIT being exceeded, the devices sets the VOUT bit in STATUS\_WORD, sets the VOUT\_UV\_WARNING bit in STATUS\_VOUT, and notifies the host.

Data Length in Bytes: 2

Data Format: Linear-16 Unsigned

Type: R/W
Protectable: Yes

Default Value: 0.84 x VSET pin-strap setting.

Units: V

Equation: VOUT UV fault limit = VOUT\_UV\_FAULT\_LIMIT x 2-13

Range: 0 V to 5.5 V

| COMMAND       |                               |                                       |     |     |     | V   | DUT_U | V_WA   | RN_LIN | ЛІТ (43 | sh) |     |     |     |     |     |
|---------------|-------------------------------|---------------------------------------|-----|-----|-----|-----|-------|--------|--------|---------|-----|-----|-----|-----|-----|-----|
| Format        |                               |                                       |     |     |     |     | Lin   | ear-16 | Unsign | ed      |     |     |     |     |     |     |
| Bit Position  | 15                            | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |     |     |     |     |       |        |        |         |     |     |     | 0   |     |     |
| Access        | R/W                           | R/W                                   | R/W | R/W | R/W | R/W | R/W   | R/W    | R/W    | R/W     | R/W | R/W | R/W | R/W | R/W | R/W |
| Default Value | 0.84 x VSET Pin-strap Setting |                                       |     |     |     |     |       |        |        |         |     |     |     |     |     |     |

#### VOUT\_UV\_FAULT\_LIMIT (44h)

**Definition:** Sets the VOUT undervoltage fault threshold. This fault is masked during ramp, before power-good is asserted or when the device is disabled. VOUT\_UV\_FAULT\_LIMIT must be set to a value below VOUT\_UV\_WARN\_LIMIT and POWER\_GOOD\_ON. In response to the VOUT\_UV\_FAULT\_LIMIT being exceeded, the device: Sets the VOUT bit in STATUS\_WORD, sets the VOUT\_UV\_FAULT bit in STATUS\_VOUT and notifies the host.

Data Length in Bytes: 2

Data Format: Linear-16 Unsigned

Type: R/W
Protectable: Yes

Default Value: 0.8 x VSET pin-strap setting.

Units: V

Equation: VOUT UV fault limit = VOUT\_UV\_FAULT\_LIMIT x 2-13

**Range:** 0 V to 5.5 V

| COMMAND       |     |                                         |  |  |  | VC | DUT_U | V_FAU | LT_LIN | ЛIT (44 | lh) |  |  |  |  |  |
|---------------|-----|-----------------------------------------|--|--|--|----|-------|-------|--------|---------|-----|--|--|--|--|--|
| Format        |     | Linear-16 Unsigned                      |  |  |  |    |       |       |        |         |     |  |  |  |  |  |
| Bit Position  | 15  | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0   |  |  |  |    |       |       |        |         |     |  |  |  |  |  |
| Access        | R/W | R/W |  |  |  |    |       |       |        |         |     |  |  |  |  |  |
| Default Value |     | 0.8 x VSET Pin-strap Setting            |  |  |  |    |       |       |        |         |     |  |  |  |  |  |



### VOUT\_UV\_FAULT\_RESPONSE (45h)

**Definition**: Configures the VOUT undervoltage fault response. Note: VOUT UV faults can only occur after Power-good (PG) has been asserted. Under some circumstances this causes the output to stay fixed below the power-good threshold indefinitely. If this behavior is undesired, use setting 80h. The delay time is the time between fault detected to restart attempts. TON\_DELAY is still observed during a retry attempt after the retry delay has expired.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W

Protectable: Yes

Default Value: CFG pin-strap setting

Units: Retry time unit = 35 ms

| COMMAND       |                             |                       | VOU | Γ_UV_FAULT | _RESPONSE | (45h) |  |  |  |  |  |  |  |  |
|---------------|-----------------------------|-----------------------|-----|------------|-----------|-------|--|--|--|--|--|--|--|--|
| Format        |                             |                       |     | Bit f      | Field     |       |  |  |  |  |  |  |  |  |
| Bit Position  | 7 6 5 4 3 2 1 0             |                       |     |            |           |       |  |  |  |  |  |  |  |  |
| Access        | R/W R/W R/W R/W R/W R/W R/W |                       |     |            |           |       |  |  |  |  |  |  |  |  |
| Function      |                             | See Following Table   |     |            |           |       |  |  |  |  |  |  |  |  |
| Default Value |                             | CFG Pin-strap Setting |     |            |           |       |  |  |  |  |  |  |  |  |

| BITS | FIELD NAME                                                                                                                                                            | VALUE    | DESCRIPTION                                                                                                                                                                                                                                                                        |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Response behavior, the device:                                                                                                                                        | 00-01,11 | Not used                                                                                                                                                                                                                                                                           |
| 7:6  | <ul> <li>Pulls SALRT low</li> <li>Sets the related fault bit in<br/>the status registers. Fault<br/>bits are only cleared by the<br/>CLEAR_FAULTS command.</li> </ul> | 10       | Disable and retry according to the setting in Bits [5:3]                                                                                                                                                                                                                           |
|      |                                                                                                                                                                       | 000      | No retry. The output remains disabled until the fault is cleared.                                                                                                                                                                                                                  |
| 5:3  | Retry Setting                                                                                                                                                         | 001-111  | Attempts to restart continuously, until it is commanded OFF (by the EN pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. The time between the start of each attempt to restart is set by the value in Bits [2:0]. |
| 2:0  | Retry Delay                                                                                                                                                           | 000-111  | Retry delay time = $(Value +1)*35$ ms. Sets the time between retries in 35 ms increments. Range is 35 ms to 280 ms.                                                                                                                                                                |



#### OT\_FAULT\_LIMIT (4Fh)

**Definition:** Sets the temperature at which the device should indicate an over-temperature fault. OT\_WARN\_LIMIT must be set below the OT\_FAULT\_LIMIT for fault responses with restart attempts to function properly. When the OT\_FAULT\_RESPONSE is set to retry, a retry is not attempted until the temperature falls below the OT\_WARN\_LIMIT. In response to the OT\_FAULT\_LIMIT being exceeded, the device sets the TEMPERATURE bit in STATUS\_WORD, sets the OT\_FAULT bit in STATUS\_TEMPERATURE, and notifies the host. Note: Voltages above 2.5V on the TMON pin cause the device to automatically shut down and latch off, regardless of the OT\_FAULT\_LIMIT setting or if TMON is being used for over-temperature faults. This fault is recorded in Bit 1 of STATUS\_MFR\_SPECIFIC.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W
Protectable: Yes

Default Value: EBE8h (+125°C)

Units: OC

Equation:  $OT_FAULT_LIMIT = Y \times 2^N$ 

Range: 0 to 175°C

| COMMAND       |                    |                                       |     |     |     |     | OT_F | AULT_ | LIMIT | (4Fh)   |         |     |     |     |     |     |
|---------------|--------------------|---------------------------------------|-----|-----|-----|-----|------|-------|-------|---------|---------|-----|-----|-----|-----|-----|
| Format        |                    |                                       |     |     |     |     |      | Linea | ar-11 |         |         |     |     |     |     |     |
| Bit Position  | 15                 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |     |     |     |     |      |       |       |         |         |     |     | 0   |     |     |
| Access        | R/W                | R/W                                   | R/W | R/W | R/W | R/W | R/W  | R/W   | R/W   | R/W     | R/W     | R/W | R/W | R/W | R/W | R/W |
| Function      | Signed Exponent, N |                                       |     |     |     |     |      |       | Signe | d Manti | issa, Y |     |     |     |     |     |
| Default Value | 1                  | 1                                     | 1   | 0   | 1   | 0   | 1    | 1     | 1     | 1       | 1       | 0   | 1   | 0   | 0   | 0   |

#### OT\_FAULT\_RESPONSE (50h)

**Definition:** Instructs the device on what action to take in response to an over-temperature fault. The delay time is the time between fault detected and restart attempts.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W
Protectable: Yes

Default Value: CFG Pin-strap setting

Units: Retry time unit = 35 ms

| COMMAND       |                       |                         | 0 | T_FAULT_RE | ESPONSE (50 | h) |  |  |  |  |  |  |  |  |  |
|---------------|-----------------------|-------------------------|---|------------|-------------|----|--|--|--|--|--|--|--|--|--|
| Format        |                       |                         |   | Bit F      | Field       |    |  |  |  |  |  |  |  |  |  |
| Bit Position  | 7                     | 7 6 5 4 3 2 1 0         |   |            |             |    |  |  |  |  |  |  |  |  |  |
| Access        | R/W                   | R/W R/W R/W R/W R/W R/W |   |            |             |    |  |  |  |  |  |  |  |  |  |
| Function      | See Following Table   |                         |   |            |             |    |  |  |  |  |  |  |  |  |  |
| Default Value | CFG Pin-strap Setting |                         |   |            |             |    |  |  |  |  |  |  |  |  |  |



| BITS | FIELD NAME                                                                                                            | VALUE    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|------|-----------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|      | Response behavior, the device: Pulls SALRT low                                                                        | 00-01,11 | Not used                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 7:6  | Sets the related fault bit in<br>the status registers. Fault<br>bits are only cleared by the<br>CLEAR_FAULTS command. | 10       | Disable and retry according to the setting in Bits [5:3]                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|      |                                                                                                                       | 000      | No retry. The output remains disabled until the fault is cleared.                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 5:3  | Retry Setting                                                                                                         | 001-111  | Attempts to restart continuously, until it is commanded OFF (by the EN pin, OPERATION command, or both), bias power is removed, or another fault condition causes the unit to shut down. A retry is attempted after the temperature falls below the OT_WARN_LIMIT. The time between the start of each attempt to restart is set by the value in Bits [2:0]. |  |  |  |  |
| 2:0  | Retry Delay                                                                                                           | 000-111  | Retry delay time = (Value +1)*35 ms. Sets the time between retries in 35 ms increments. Range is 35 ms to 280 ms.                                                                                                                                                                                                                                           |  |  |  |  |

### OT\_WARN\_LIMIT (51h)

**Definition:** Sets the temperature at which the device should indicate an over-temperature warning alarm. OT\_WARN\_LIMIT must be set below the OT\_FAULT\_LIMIT for fault responses with restart attempts to function properly. When the OT\_FAULT\_RESPONSE is set to retry, a retry is not attempted until the temperature falls below the OT\_WARN\_LIMIT. In response to the OT\_WARN\_LIMIT being exceeded, the device sets the TEMPERATURE bit in STATUS\_WORD, sets the OT\_WARNING bit in STATUS\_TEMPERATURE, and notifies the host.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W
Protectable: Yes

Default Value: EB70h (+110°C)

Units: <sup>○</sup>C

Equation: OT\_WARN\_LIMIT = Y x 2<sup>N</sup>

Range: 0 to 175°C

| COMMAND       |     |                     |         |         |   |   | OT_V                                     | VARN_ | LIMIT | (51h) |         |        |   |     |     |   |
|---------------|-----|---------------------|---------|---------|---|---|------------------------------------------|-------|-------|-------|---------|--------|---|-----|-----|---|
| Format        |     |                     |         |         |   |   |                                          | Linea | ar-11 |       |         |        |   |     |     |   |
| Bit Position  | 15  |                     |         |         |   |   |                                          |       |       |       | 0       |        |   |     |     |   |
| Access        | R/W | R/W R/W R/W R/W R/W |         |         |   |   | W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/ |       |       |       |         |        |   | R/W | R/W |   |
| Function      |     | Signed              | d Expor | nent, N |   |   |                                          |       |       | Signe | d Manti | ssa, Y |   |     |     |   |
| Default Value | 1   | 1                   | 1       | 0       | 1 | 0 | 1                                        | 1     | 0     | 1     | 1       | 1      | 0 | 0   | 0   | 0 |



#### VIN\_OV\_FAULT\_LIMIT (55h)

**Definition**: Sets the VIN overvoltage fault threshold. VIN\_OV\_WARN\_LIMIT must be set below the VIN\_OV\_FAULT\_LIMIT for fault responses with restart attempts to function properly. When the VIN\_OV\_FAULT\_RESPONSE is set to retry, a retry is not attempted until the input voltage falls below the VIN\_OV\_WARN\_LIMIT. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W
Protectable: Yes

Default Value: D3E0h (15.5 V)

Units: V

Equation: VIN\_OV\_FAULT\_LIMIT = Y x 2<sup>N</sup>

**Range**: 0V to 15.5 V

| COMMAND       |     |                                          |   |   |   | ٧ | IN_OV | _FAUL | T_LIM | IT (55h | 1) |   |     |   |   |   |
|---------------|-----|------------------------------------------|---|---|---|---|-------|-------|-------|---------|----|---|-----|---|---|---|
| Format        |     |                                          |   |   |   |   |       | Linea | ar-11 |         |    |   |     |   |   |   |
| Bit Position  | 15  | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0       |   |   |   |   |       |       |       |         |    |   |     |   |   |   |
| Access        | R/W | W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/ |   |   |   |   |       |       |       |         |    |   | R/W |   |   |   |
| Function      |     | Signed Exponent, N Signed Mantissa, Y    |   |   |   |   |       |       |       |         |    |   |     |   |   |   |
| Default Value | 1   | 1                                        | 0 | 1 | 0 | 0 | 1     | 1     | 1     | 1       | 1  | 0 | 0   | 0 | 0 | 0 |

#### VIN\_OV\_FAULT\_RESPONSE (56h)

**Definition**: Configures the VIN overvoltage fault response as defined by the table below. It's highly recommended set as default "no retry" qualified only.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W
Protectable: Yes

Default Value: CFG pin-strap setting

Units: N/A

| COMMAND       |                       |                         | VIN. | _OV_FAULT_ | RESPONSE ( | 56h) |  |  |  |  |  |  |  |  |  |
|---------------|-----------------------|-------------------------|------|------------|------------|------|--|--|--|--|--|--|--|--|--|
| Format        |                       |                         |      | Bit F      | Field      |      |  |  |  |  |  |  |  |  |  |
| Bit Position  | 7                     | 7 6 5 4 3 2 1 0         |      |            |            |      |  |  |  |  |  |  |  |  |  |
| Access        | R/W                   | R/W R/W R/W R/W R/W R/W |      |            |            |      |  |  |  |  |  |  |  |  |  |
| Function      |                       | See Following Table     |      |            |            |      |  |  |  |  |  |  |  |  |  |
| Default Value | CFG Pin-strap Setting |                         |      |            |            |      |  |  |  |  |  |  |  |  |  |



| BITS | FIELD NAME                                                                                                                                                            | VALUE                                             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|      | Response behavior, the device:                                                                                                                                        | 00-01,11                                          | Not used                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 7:6  | <ul> <li>Pulls SALRT low</li> <li>Sets the related fault bit in<br/>the status registers. Fault<br/>bits are only cleared by the<br/>CLEAR_FAULTS command.</li> </ul> | 10                                                | Disable and retry according to the setting in Bits [5:3]                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|      |                                                                                                                                                                       | No retry. The output remains disabled is cleared. |                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 5:3  | Retry Setting                                                                                                                                                         | 001-111                                           | Attempts to restart continuously, until it is commanded OFF (by the EN pin, OPERATION command, or both), bias power is removed, or another fault condition causes the unit to shut down. A retry is attempted after the input voltage falls below the VIN_OV_WARN_LIMIT. The time between the start of each attempt to restart is set by the value in Bits [2:0]. |  |  |  |  |  |  |
| 2:0  | Retry Delay                                                                                                                                                           | 000-111                                           | Retry delay time = (Value +1)*35 ms. Sets the time between retries in 35 ms increments. Range is 35 ms to 280 ms.                                                                                                                                                                                                                                                 |  |  |  |  |  |  |

#### VIN\_OV\_WARN\_LIMIT (57h)

**Definition:** Sets the VIN overvoltage warning threshold as defined by the table below. VIN\_OV\_WARN\_LIMIT must be set below the VIN\_OV\_FAULT\_LIMIT for fault responses with restart attempts to function properly. When the VIN\_OV\_FAULT\_RESPONSE is set to retry, a retry is not attempted until the input voltage falls below the VIN\_OV\_WARN\_LIMIT. In response to the OV\_WARN\_LIMIT being exceeded, the device sets the INPUT bits in STATUS\_WORD, sets the VIN\_OV\_WARNING bit in STATUS\_INPUT, and notifies the host. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W
Protectable: Yes

Default Value: D3A0h (14.5 V)

Units: V

Equation: VIN\_OV\_FAULT\_LIMIT = Y x 2<sup>N</sup>

Range: 0 V to 19 V

| COMMAND       |     |        |                                          |    |    | ٧  | 'IN_OV | _WAR  | N_LIM | IT (57h | 1)  |     |   |   |   |   |
|---------------|-----|--------|------------------------------------------|----|----|----|--------|-------|-------|---------|-----|-----|---|---|---|---|
| Format        |     |        |                                          |    |    |    |        | Linea | ar-11 |         |     |     |   |   |   |   |
| Bit Position  | 15  | 14     | 13                                       | 12 | 11 | 10 | 9      | 8     | 7     | 6       | 5   | 4   | 3 | 2 | 1 | 0 |
| Access        | R/W | R/W    | W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/ |    |    |    |        |       |       |         | R/W | R/W |   |   |   |   |
| Function      |     | Signed | ned Exponent, N Signed Mantissa, Y       |    |    |    |        |       |       |         |     |     |   |   |   |   |
| Default Value | 1   | 1      | 0                                        | 1  | 0  | 0  | 1      | 1     | 1     | 0       | 1   | 0   | 0 | 0 | 0 | 0 |



#### VIN\_UV\_WARN\_LIMIT (58h)

**Definition:** Sets the VIN undervoltage warning threshold. VIN\_UV\_WARN\_LIMIT must be set above the VIN\_UV\_FAULT\_LIMIT for fault responses with restart attempts to function properly. When the VIN\_UV\_FAULT\_RESPONSE is set to retry, a retry is not attempted until the input voltage rises above the VIN\_UV\_WARN\_LIMIT. In response to the input voltage falling below VIN\_UV\_WARN\_LIMIT, the device sets the INPUT bits in STATUS\_WORD, sets the VIN\_UV\_WARNING bit in STATUS\_INPUT, and notifies the host. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W
Protectable: Yes

Default Value: CB99 (7.195 V)

Units: V

Equation: VIN\_UV\_WARN\_LIMIT = Y x 2<sup>N</sup>

Range: 0V to 16V

| COMMAND       |     |        |                                         |         |   | ١ | /IN_UV | _WAR  | N_LIM | IT (58h | 1)      |        |   |   |   |   |
|---------------|-----|--------|-----------------------------------------|---------|---|---|--------|-------|-------|---------|---------|--------|---|---|---|---|
| Format        |     |        |                                         |         |   |   |        | Linea | ar-11 |         |         |        |   |   |   |   |
| Bit Position  | 15  |        |                                         |         |   |   |        |       |       |         |         | 0      |   |   |   |   |
| Access        | R/W | R/W    | R/W |         |   |   |        |       |       |         |         | R/W    |   |   |   |   |
| Function      |     | Signed | d Expor                                 | nent, N |   |   |        |       |       | Signe   | d Manti | ssa, Y |   |   |   |   |
| Default Value | 1   | 1      | 0                                       | 0       | 1 | 0 | 1      | 1     | 1     | 0       | 0       | 1      | 1 | 0 | 0 | 1 |

### VIN\_UV\_FAULT\_LIMIT (59h)

**Definition:** Sets the VIN undervoltage fault threshold. VIN\_UV\_WARN\_LIMIT must be set above the VIN\_UV\_FAULT\_LIMIT for fault responses with restart attempts to function properly. When the VIN\_UV\_FAULT\_RESPONSE is set to retry, a retry is not attempted until the input voltage rises above the VIN\_UV\_WARN\_LIMIT. In response to the input voltage falling below VIN\_UV\_FAULT\_LIMIT, the device sets the INPUT bits in STATUS\_WORD, sets the VIN\_UV\_FAULT bit in STATUS\_INPUT, and notifies the host. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W
Protectable: Yes

Default Value: CB73h (6.898 V)

Units: ∀

Equation: VIN\_UV\_WARN\_LIMIT = Y x 2<sup>N</sup>

Range: 0 V to 16 V

| COMMAND       |     |                                    |         |         |  | ٧ | /IN_UV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _FAUL | T_LIM | IT (59h | 1)      |         |   |     |   |   |
|---------------|-----|------------------------------------|---------|---------|--|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|---------|---------|---------|---|-----|---|---|
| Format        |     |                                    |         |         |  |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Linea | ar-11 |         |         |         |   |     |   |   |
| Bit Position  | 15  | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |         |         |  |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |       |         |         |         |   |     |   |   |
| Access        | R/W | R/W R/W R/W R/W                    |         |         |  |   | R/W         R/W <th>R/W</th> |       |       |         |         |         |   | R/W |   |   |
| Function      |     | Signed                             | d Expor | nent, N |  |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |       | Signe   | d Manti | issa, Y |   |     |   |   |
| Default Value | 1   | 1 1 0 0 1                          |         |         |  | 0 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1     | 0     | 1       | 1       | 1       | 0 | 0   | 1 | 1 |



### VIN\_UV\_FAULT\_RESPONSE (5Ah)

**Definition:** Configures the VIN under voltage fault response as defined by the table below. The delay time is the time between restart attempts. It's highly recommended set as default "no retry" qualified only.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W
Protectable: Yes

Default Value: CFG pin-strap setting

Units: Retry time unit = 35 ms

| COMMAND       |                       |                         | VIN_ | _UV_FAULT_ | RESPONSE ( | 5Ah) |  |  |  |  |  |  |  |  |  |
|---------------|-----------------------|-------------------------|------|------------|------------|------|--|--|--|--|--|--|--|--|--|
| Format        |                       |                         |      | Bit F      | ield       |      |  |  |  |  |  |  |  |  |  |
| Bit Position  | 7                     | 7 6 5 4 3 2 1 0         |      |            |            |      |  |  |  |  |  |  |  |  |  |
| Access        | R/W                   | R/W R/W R/W R/W R/W R/W |      |            |            |      |  |  |  |  |  |  |  |  |  |
| Function      | See Following Table   |                         |      |            |            |      |  |  |  |  |  |  |  |  |  |
| Default Value | CFG Pin-strap Setting |                         |      |            |            |      |  |  |  |  |  |  |  |  |  |

| BIT NUMBER | FIELD NAME                                                                                                                       | VALUE    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|------------|----------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|            | Response behavior, the device:                                                                                                   | 00-01,11 | Not used                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 7:6        | Pulls SALRT low     Sets the related fault bit in the status registers. Fault bits are only cleared by the CLEAR_FAULTS command. | 10       | Disable and retry according to the setting in Bits [5:3]                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|            |                                                                                                                                  | 000      | No retry. The output remains disabled until the fault is cleared.                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 5:3        | Retry Setting                                                                                                                    | 001-111  | Attempts to restart continuously, until it is commanded OFF (by the EN pin, OPERATION command, or both), bias power is removed, or another fault condition causes the unit to shut down. A retry is attempted after the input voltage rises above the VIN_UV_WARN_LIMIT. The time between the start of each attempt to restart is set by the value in Bits [2:0]. |  |  |  |  |
| 2:0        | Retry Delay                                                                                                                      | 000-111  | Retry delay time = (Value+1)*35 ms. Sets the time between retries in 35 ms increments. Range is 35 ms to 280 ms.                                                                                                                                                                                                                                                  |  |  |  |  |



#### POWER\_GOOD\_ON (5Eh)

**Definition**: Sets the voltage threshold for power-good indication. Power-good asserts when the output voltage exceeds POWER\_GOOD\_ON and deasserts when the output voltage is less than VOUT\_UV\_WARN\_LIMIT. POWER\_GOOD\_ON should be set to a value above VOUT\_UV\_WARN\_LIMIT. Power-good may not assert if the device is enabled for less than 2ms.

Data Length in Bytes: 2

Data Format: Linear-16 Unsigned

Type: R/W
Protectable: Yes

Default Value: 0.9 x VSET pin-strap setting.

Units: V

Range: 0 V to 5.5 V

| COMMAND       |                              |                                          |  |  |  |  | POWE | R_GO   | OD_ON  | l (5Eh) |  |  |  |  |
|---------------|------------------------------|------------------------------------------|--|--|--|--|------|--------|--------|---------|--|--|--|--|
| Format        |                              |                                          |  |  |  |  | Lin  | ear-16 | Unsign | ied     |  |  |  |  |
| Bit Position  | 15                           | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0       |  |  |  |  |      |        |        |         |  |  |  |  |
| Access        | R/W                          | W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/ |  |  |  |  |      |        |        |         |  |  |  |  |
| Default Value | 0.9 x VSET Pin-strap Setting |                                          |  |  |  |  |      |        |        |         |  |  |  |  |

#### TON\_DELAY (60h)

**Definition:** Sets the delay time from when the device is enabled to the start of VOUT rise. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W

Protectable: Yes

**Default Value:** 8000h (0 ms) **Units:** milliseconds (ms)

Equation: TON\_DELAY =  $Y \times 2^N$ 

Range: 0 ms to 125 ms

| COMMAND       |     | TON_DELAY (60h)    |   |   |                                       |    |     |       |       |     |     |     |     |     |     |     |
|---------------|-----|--------------------|---|---|---------------------------------------|----|-----|-------|-------|-----|-----|-----|-----|-----|-----|-----|
| Format        |     |                    |   |   |                                       |    |     | Linea | ar-11 |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14 13 12 11        |   |   |                                       | 10 | 9   | 8     | 7     | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | /W R/W R/W R/W R/W |   |   |                                       |    | R/W | R/W   | R/W   | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      |     | Signed Exponent, N |   |   | Signed Exponent, N Signed Mantissa, Y |    |     |       |       |     |     |     |     |     |     |     |
| Default Value | 1   | 0                  | 0 | 0 | 0                                     | 0  | 0   | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |



#### TON\_RISE (61h)

**Definition**: Sets the rise time of VOUT after the TON\_DELAY time has elapsed. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W

Protectable: Yes

Default Value: C300h (3 ms)
Units: milliseconds (ms)
Equation: TON\_RISE = Y x 2<sup>N</sup>

Range: 0 ms to 125 ms. Although values can be set below 0.50 ms, rise time accuracy cannot be guaranteed. In addition, short

rise times may cause excessive input and output currents to flow, thus triggering overcurrent faults at startup.

| COMMAND       |     | TON_RISE (61h)     |   |   |                                       |     |     |     |     |     |     |     |     |     |     |     |
|---------------|-----|--------------------|---|---|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |     | Linear-11          |   |   |                                       |     |     |     |     |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14 13 12 11        |   |   | 10                                    | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |     |
| Access        | R/W | /W R/W R/W R/W R/W |   |   |                                       | R/W |
| Function      |     | Signed Exponent, N |   |   | Signed Exponent, N Signed Mantissa, Y |     |     |     |     |     |     |     |     |     |     |     |
| Default Value | 1   | 1                  | 0 | 0 | 0                                     | 0   | 1   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

#### TOFF\_DELAY (64h)

**Definition**: Sets the delay time from DISABLE to start of VOUT ramps down. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W

Protectable: Yes

Default Value: 8000h (0 ms)
Units: milliseconds (ms)

Equation: TON\_DELAY = Y x 2<sup>N</sup>

Range: 0 ms to 125 ms

| COMMAND       |     | TOFF_DELAY (64h)   |                        |   |   |   |     |     |       |         |        |     |     |     |     |     |
|---------------|-----|--------------------|------------------------|---|---|---|-----|-----|-------|---------|--------|-----|-----|-----|-----|-----|
| Format        |     | Linear-11          |                        |   |   |   |     |     |       |         |        |     |     |     |     |     |
| Bit Position  | 15  | 14                 | 14 13 12 11 10 9 8 7 6 |   |   |   |     |     |       | 5       | 4      | 3   | 2   | 1   | 0   |     |
| Access        | R/W | /W R/W R/W R/W R/W |                        |   |   |   | R/W | R/W | R/W   | R/W     | R/W    | R/W | R/W | R/W | R/W | R/W |
| Function      |     | Signed Exponent, N |                        |   |   |   |     |     | Signe | d Manti | ssa, Y |     |     |     |     |     |
| Default Value | 1   | 0                  | 0                      | 0 | 0 | 0 | 0   | 0   | 0     | 0       | 0      | 0   | 0   | 0   | 0   | 0   |



#### TOFF\_FALL (65h)

**Definition:** Sets the fall time for VOUT after the TOFF\_DELAY has expired. Setting the TOFF\_FALL to values less than 0.5ms causes the device to turn off both the high-side and low-side FETs immediately after the expiration of the TOFF\_DELAY time. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W

Protectable: Yes

Default Value: CA80h (5 ms)
Units: milliseconds (ms)

Equation: TOFF\_FALL =  $Y \times 2^N$ 

Range: 0 ms to 125 ms. Values less than 0.5ms cause the device to turn off both the high-side and low-side FETs immediately after the expiration of the TOFF\_DELAY time.

| COMMAND       |     | TOFF_FALL (65h)    |                                   |     |     |     |     |       |       |         |        |     |     |     |     |     |
|---------------|-----|--------------------|-----------------------------------|-----|-----|-----|-----|-------|-------|---------|--------|-----|-----|-----|-----|-----|
| Format        |     |                    |                                   |     |     |     |     | Linea | ar-11 |         |        |     |     |     |     |     |
| Bit Position  | 15  | 14                 | 4 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |     |     |     |     |       |       |         | 0      |     |     |     |     |     |
| Access        | R/W | R/W                | R/W                               | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W     | R/W    | R/W | R/W | R/W | R/W | R/W |
| Function      |     | Signed Exponent, N |                                   |     |     |     |     |       | Signe | d Manti | ssa, Y |     |     |     |     |     |
| Default Value | 1   | 1                  | 0                                 | 0   | 1   | 0   | 1   | 0     | 1     | 0       | 0      | 0   | 0   | 0   | 0   | 0   |



#### STATUS\_BYTE (78h)

**Definition:** Returns two bytes of information with a summary of the unit's fault condition. Based on the information in these bytes, the host can get more information by reading the appropriate status registers. The low byte of the STATUS\_WORD (79h) is the same register as the STATUS\_BYTE command.

Data Length in Bytes: 1
Data Format: Bit Field

Type: Read only

Protectable: Yes (read only)

Default Value: 00h (no faults)

Units: N/A

| COMMAND       |   | STATUS_BYTE (78h)   |   |       |       |   |   |   |  |  |
|---------------|---|---------------------|---|-------|-------|---|---|---|--|--|
| Format        |   |                     |   | Bit F | Field |   |   |   |  |  |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0     |   |       |       |   |   |   |  |  |
| Access        | R | R                   | R | R     | R     | R | R | R |  |  |
| Function      |   | See Following Table |   |       |       |   |   |   |  |  |
| Default Value | 0 |                     |   |       |       |   |   |   |  |  |

| BITS | STATUS BIT NAME | MEANING                                                                                                                              |
|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 7    | BUSY            | Not used                                                                                                                             |
| 6    | OFF             | This bit is asserted if the unit is not providing power to the output, regardless of the reason, including simply not being enabled. |
| 5    | VOUT_OV_FAULT   | An output overvoltage fault occurred.                                                                                                |
| 4    | IOUT_OC_FAULT   | An output overcurrent fault occurred.                                                                                                |
| 3    | VIN_UV_FAULT    | An input undervoltage fault occurred.                                                                                                |
| 2    | TEMPERATURE     | A temperature fault or warning occurred.                                                                                             |
| 1    | CML             | A communications, memory or logic fault occurred.                                                                                    |
| 0    | Not used        | Not used                                                                                                                             |



#### STATUS\_WORD (79h)

**Definition**: Returns two bytes of information with a summary of the unit's fault condition. Based on the information in these bytes, the host can get more information by reading the appropriate status registers. The low byte of the STATUS\_WORD is the same register as the STATUS\_BYTE (78h) command.

Data Length in Bytes: 2
Data Format: Bit Field

Type: Read only

Protectable: Yes (read only)

Default Value: 0000h (no faults)

Units: N/A

| COMMAND       |    | STATUS_WORD (79h)   |                                 |   |   |   |   |   |   |   |   |   |   |   |   |   |
|---------------|----|---------------------|---------------------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Format        |    | Linear-11           |                                 |   |   |   |   |   |   |   |   |   |   |   |   |   |
| Bit Position  | 15 | 14                  | 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |
| Access        | R  | R                   | R                               | R | R | R | R | R | R | R | R | R | R | R | R | R |
| Function      |    | See Following Table |                                 |   |   |   |   |   |   |   |   |   |   |   |   |   |
| Default Value | 0  | 0                   | 0                               | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| BITS | STATUS BIT NAME | MEANING                                                                                                                              |
|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 15   | VOUT            | An output voltage fault or warning occurred.                                                                                         |
| 14   | IOUT            | An output current fault occurred.                                                                                                    |
| 13   | INPUT           | An input voltage fault or warning occurred.                                                                                          |
| 12   | MFG_SPECIFIC    | A manufacturer specific fault or warning occurred.                                                                                   |
| 11   | POWER_GOOD#     | The POWER_GOOD signal, if present, is negated.1                                                                                      |
| 10   | Not Used        | Not Used                                                                                                                             |
| 9    | OTHER           | A bit in STATUS_VOUT, STATUS_IOUT, STATUS_INPUT, STATUS_TEMPERATURE, STATUS_CML, or STATUS_MFR_SPECIFIC is set.                      |
| 8    | Not Used        | Not Used                                                                                                                             |
| 7    | Not Used        | Not Used                                                                                                                             |
| 6    | OFF             | This bit is asserted if the unit is not providing power to the output, regardless of the reason, including simply not being enabled. |
| 5    | VOUT_OV_FAULT   | An output overvoltage fault occurred.                                                                                                |
| 4    | VOUT_OC_FAULT   | An output overcurrent fault occurred.                                                                                                |
| 3    | VIN_UV_FAULT    | An input undervoltage fault occurred.                                                                                                |
| 2    | TEMPERATURE     | A temperature fault or warning occurred.                                                                                             |
| 1    | CML             | A communications, memory or logic fault occurred.                                                                                    |
| 0    | Not Used        | Not Used                                                                                                                             |

Note 1: If the POWER\_GOOD# bit is set, this indicates that the POWER\_GOOD signal, if present, is signaling that the output power is not good. POWER\_GOOD may not assert if the device is enabled for less than 2ms.



53

### STATUS\_VOUT (7Ah)

**Definition:** Returns one data byte with the status of the output voltage. Note: Warning bits may not be set when the corresponding fault bits are set. This can occur with rapidly changing fault waveforms.

Data Length in Bytes: 1

Data Format: Bit Field

Type: Read only

Protectable: Yes (read only)

Default Value: 00h (no faults)

Units: N/A

| COMMAND       |   | STATUS_VOUT (7Ah)   |   |       |      |   |   |   |  |  |
|---------------|---|---------------------|---|-------|------|---|---|---|--|--|
| Format        |   |                     |   | Bit F | ield |   |   |   |  |  |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0     |   |       |      |   |   |   |  |  |
| Access        | R | R                   | R | R     | R    | R | R | R |  |  |
| Function      |   | See Following Table |   |       |      |   |   |   |  |  |
| Default Value | 0 | 0 0 0 0 0 0 0       |   |       |      |   |   |   |  |  |

| BITS | STATUS BIT NAME  | MEANING                                                                                    |
|------|------------------|--------------------------------------------------------------------------------------------|
| 7    | VOUT_OV_FAULT    | Indicates an output overvoltage fault.                                                     |
| 6    | VOUT_OV_WARNING  | Indicates an output overvoltage warning. Cannot be set when an overvoltage fault occurs.   |
| 5    | VOUT_UV_WARNING  | Indicates an output undervoltage warning. Cannot be set when an undervoltage fault occurs. |
| 4    | VOUT_UV_FAULT    | Indicates an output under voltage fault.                                                   |
| 3    | VOUT_MAX_WARNING | Attempted to set VOUT_COMMAND greater than VOUT_MAX or below 0.1 V.                        |
| 2:0  | Not Used         | Not Used                                                                                   |



### STATUS\_IOUT (7Bh)

**Definition:** Returns one data byte with the status of the output current. Note: Warning bits may not be set when the corresponding fault bits are set. This can occur with rapidly changing fault waveforms.

Data Length in Bytes: 1
Data Format: Bit Field

Type: Read only

Protectable: Yes (read only)

Default Value: 00h (no faults)

Units: N/A

| COMMAND       |   | STATUS_IOUT (7Bh)   |   |       |       |   |   |   |  |  |
|---------------|---|---------------------|---|-------|-------|---|---|---|--|--|
| Format        |   |                     |   | Bit F | Field |   |   |   |  |  |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0     |   |       |       |   |   |   |  |  |
| Access        | R | R                   | R | R     | R     | R | R | R |  |  |
| Function      |   | See Following Table |   |       |       |   |   |   |  |  |
| Default Value | 0 | 0 0 0 0 0 0 0       |   |       |       |   |   |   |  |  |

| BITS | STATUS BIT NAME | MEANING                                                                                        |
|------|-----------------|------------------------------------------------------------------------------------------------|
| 7    | IOUT_OC_FAULT   | An output over current fault has occurred.                                                     |
| 6    | Not Used        | Not Used                                                                                       |
| 5    | IOUT_OC_WARNING | An output overcurrent warning occurred. Cannot be set when an output overcurrent fault occurs. |
| 4    | IOUT_UC_FAULT   | An output undercurrent fault has occurred.                                                     |
| 3:0  | Not Used        | Not Used                                                                                       |



### STATUS\_INPUT (7Ch)

**Definition:** Returns one byte of information with a summary of input voltage related faults or warnings. Note: Warning bits may not be set when the corresponding fault bits are set. This can occur with rapidly changing fault waveforms.

Data Length in Bytes: 1
Data Format: Bit Field

Type: Read only

Protectable: Yes (read only)

Default Value: 00h (no faults)

Units: N/A

| COMMAND       |               | STATUS_INPUT (7Ch)  |   |   |   |   |   |   |  |  |  |  |  |  |  |
|---------------|---------------|---------------------|---|---|---|---|---|---|--|--|--|--|--|--|--|
| Format        |               | Bit Field           |   |   |   |   |   |   |  |  |  |  |  |  |  |
| Bit Position  | 7             | 7 6 5 4 3 2 1 0     |   |   |   |   |   |   |  |  |  |  |  |  |  |
| Access        | R             | R                   | R | R | R | R | R | R |  |  |  |  |  |  |  |
| Function      |               | See Following Table |   |   |   |   |   |   |  |  |  |  |  |  |  |
| Default Value | 0 0 0 0 0 0 0 |                     |   |   |   |   |   |   |  |  |  |  |  |  |  |

| BITS | STATUS BIT NAME | MEANING                                                                                  |
|------|-----------------|------------------------------------------------------------------------------------------|
| 7    | VIN_OV_FAULT    | An input overvoltage fault occurred.                                                     |
| 6    | VIN_OV_WARNING  | An input overvoltage warning occurred. Cannot be set when an overvoltage fault occurs.   |
| 5    | VIN_UV_WARNING  | An input undervoltage warning occurred. Cannot be set when an undervoltage fault occurs. |
| 4    | VIN_UV_FAULT    | An input undervoltage fault occurred.                                                    |
| 3:0  | Not Used        | Not Used                                                                                 |



### STATUS\_TEMPERATURE (7Dh)

**Definition:** Returns one byte of information with a summary of any temperature related faults or warnings. Note: Warning bits may not be set when the corresponding fault bits are set. This can occur with rapidly changing fault waveforms.

Data Length in Bytes: 1

Data Format: Bit Field

Type: Read only

Protectable: Yes (read only)

Default Value: 00h (no faults)

Units: N/A

| COMMAND       |               |                 |         | STATUS_T   | EMP (7Dh)  |  |  |  |  |  |  |  |  |  |  |
|---------------|---------------|-----------------|---------|------------|------------|--|--|--|--|--|--|--|--|--|--|
| Format        |               | Bit Field       |         |            |            |  |  |  |  |  |  |  |  |  |  |
| Bit Position  | 7             | 7 6 5 4 3 2 1 0 |         |            |            |  |  |  |  |  |  |  |  |  |  |
| Access        | R             | R               | R R R R |            |            |  |  |  |  |  |  |  |  |  |  |
| Function      |               |                 |         | See Follow | ving Table |  |  |  |  |  |  |  |  |  |  |
| Default Value | 0 0 0 0 0 0 0 |                 |         |            |            |  |  |  |  |  |  |  |  |  |  |

| BITS | STATUS BIT NAME | MEANING                                                                                      |
|------|-----------------|----------------------------------------------------------------------------------------------|
| 7    | OT_FAULT        | An over-temperature fault occurred.                                                          |
| 6    | OT_WARNING      | An over-temperature warning occurred. Cannot be set when an over-temperature fault occurs.   |
| 5    | UT_WARNING      | An under-temperature warning occurred. Cannot be set when an under-temperature fault occurs. |
| 4    | UV_FAULT        | An under-temperature fault occurred.                                                         |
| 3:0  | Not Used        | Not Used                                                                                     |



### STATUS\_CML (7Eh)

**Definition:** Returns one byte of information with a summary of any communications, logic, and/or memory errors. Status bits can only be cleared with the CLEAR\_FAULTS command or by disabling, then re-enabling the device.

Data Length in Bytes: 1
Data Format: Bit Field

Type: Read only

Protectable: Yes (read only)

Default Value: 00h (no faults)

Units: N/A

| COMMAND       |               |                     |           | STATUS_ | CML (7Eh) |  |  |  |  |  |  |  |  |  |
|---------------|---------------|---------------------|-----------|---------|-----------|--|--|--|--|--|--|--|--|--|
| Format        |               | Bit Field           |           |         |           |  |  |  |  |  |  |  |  |  |
| Bit Position  | 7             | 7 6 5 4 3 2 1 0     |           |         |           |  |  |  |  |  |  |  |  |  |
| Access        | R             | R                   | R R R R R |         |           |  |  |  |  |  |  |  |  |  |
| Function      |               | See Following Table |           |         |           |  |  |  |  |  |  |  |  |  |
| Default Value | 0 0 0 0 0 0 0 |                     |           |         |           |  |  |  |  |  |  |  |  |  |

| BITS | MEANING                                                                                                                             |
|------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7    | Invalid or unsupported PMBus <sup>TM</sup> command was received.                                                                    |
| 6    | The PMBus™ command was sent with invalid or unsupported data.                                                                       |
| 5    | A Packet Error Check (PEC) failed on a PMBus™ command.                                                                              |
| 4:2  | Not Used                                                                                                                            |
| 1    | A PMBus™ command tried to write to a read-only or protected command, or too few or too many bytes were received for a given command |
| 0    | Not Used                                                                                                                            |



### STATUS\_MFR\_SPECIFIC (80h)

**Definition:** Returns one byte of information providing the status of miscellaneous system faults.

Data Length in Bytes: 1
Data Format: Bit Field

Type: Read Only

Protectable: Yes (read only)

Default Value: 00h (no faults)

Units: N/A

| COMMAND       |               |                 | S.        | TATUS_MFR | _SPECIFIC (80 | Oh) |  |  |  |  |  |  |  |  |  |
|---------------|---------------|-----------------|-----------|-----------|---------------|-----|--|--|--|--|--|--|--|--|--|
| Format        |               | Bit Field       |           |           |               |     |  |  |  |  |  |  |  |  |  |
| Bit Position  | 7             | 7 6 5 4 3 2 1 0 |           |           |               |     |  |  |  |  |  |  |  |  |  |
| Access        | R             | R               | R R R R R |           |               |     |  |  |  |  |  |  |  |  |  |
| Function      |               |                 |           | See Follo | wing Table    |     |  |  |  |  |  |  |  |  |  |
| Default Value | 0 0 0 0 0 0 0 |                 |           |           |               |     |  |  |  |  |  |  |  |  |  |

| BIT NUMBER | FIELD NAME                      | MEANING                                                                                             |
|------------|---------------------------------|-----------------------------------------------------------------------------------------------------|
| 7          | Not Used                        | Not Used                                                                                            |
| 6          | Phase Fault                     | A phase in the current sharing group has failed, when configured as part of a current sharing rail. |
| 5          | Not Used                        | Not Used                                                                                            |
| 4          | DDC fault                       | An error was detected on the DDC bus.                                                               |
| 3          | External Switching Period Fault | Loss of external clock synchronization has occurred.                                                |
| 2          | Fault Group                     | A fault was spread using DDC fault group.                                                           |
| 1          | SPS Fault                       | The SPS device set the TMON voltage above 2.5 V to indicate a general SPS fault.                    |
| 0          | Fault Bus                       | Device was shutdown by the enable pin when using the enable pin as a fault bus.                     |



### READ\_VIN (88h)

**Definition:** Returns the input voltage reading.

Data Length in Bytes: 2

Data Format: Linear-11

Type: Read only

Protectable: Yes (read only)

Default Value: N/A

Units: V

Equation: READ\_VIN =  $Y \times 2^N$ 

Range: N/A

| COMMAND       |     |                                       |         |         |   |   | R | EAD_V | /IN (88I | h)    |         |         |   |   |   |   |
|---------------|-----|---------------------------------------|---------|---------|---|---|---|-------|----------|-------|---------|---------|---|---|---|---|
| Format        |     | Linear-11                             |         |         |   |   |   |       |          |       |         |         |   |   |   |   |
| Bit Position  | 15  | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |         |         |   |   |   |       |          |       |         |         |   |   |   |   |
| Access        | R   | R                                     | R       | R       | R | R | R | R     | R        | R     | R       | R       | R | R | R | R |
| Function      |     | Signed                                | d Expor | nent, N |   |   |   |       |          | Signe | d Manti | issa, Y |   |   |   |   |
| Default Value | N/A |                                       |         |         |   |   |   |       |          |       |         |         |   |   |   |   |

### READ\_VOUT (8Bh)

**Definition:** Returns the output voltage reading.

Data Length in Bytes: 2

Data Format: Linear-16 Unsigned

Type: Read Only

Protectable: Yes (read only)

Default Value: N/A

Units: V

Equation: READ\_VOUT = READ\_VOUT x 2<sup>-13</sup>

Range: N/A

| COMMAND       |    |                                    |   |   |   |   | RE | AD_VC | N) TUC | Bh) |   |   |   |   |   |   |
|---------------|----|------------------------------------|---|---|---|---|----|-------|--------|-----|---|---|---|---|---|---|
| Format        |    | Linear-16 Unsigned                 |   |   |   |   |    |       |        |     |   |   |   |   |   |   |
| Bit Position  | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |   |   |   |   |    |       |        |     |   |   |   |   |   |   |
| Access        | R  | R                                  | R | R | R | R | R  | R     | R      | R   | R | R | R | R | R | R |
| Default Value |    | N/A                                |   |   |   |   |    |       |        |     |   |   |   |   |   |   |



### READ\_IOUT (8Ch)

**Definition:** Returns the output current reading. No reading is returned if the PWM output is not active; that is, the output is not being regulated. It is not accurate when the device is in Diode Emulation Mode (DEM).

Data Length in Bytes: 2

Data Format: Linear-11

Type: Read only

Protectable: Yes (read only)

Default Value: N/A

Units: A

**Equation:** READ\_IOUT = Y x 2<sup>N</sup>

Range: N/A

| COMMAND       |           |        |         |         |    |                    | RE | AD_IC | OUT(8C | h) |   |   |   |   |   |   |
|---------------|-----------|--------|---------|---------|----|--------------------|----|-------|--------|----|---|---|---|---|---|---|
| Format        | Linear-11 |        |         |         |    |                    |    |       |        |    |   |   |   |   |   |   |
| Bit Position  | 15        | 14     | 13      | 12      | 11 | 10                 | 9  | 8     | 7      | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
| Access        | R         | R      | R       | R       | R  | R                  | R  | R     | R      | R  | R | R | R | R | R | R |
| Function      |           | Signed | d Expor | nent, N |    | Signed Mantissa, Y |    |       |        |    |   |   |   |   |   |   |
| Default Value | N/A       |        |         |         |    |                    |    |       |        |    |   |   |   |   |   |   |

#### READ\_TEMPERATURE\_1 (8Dh)

Definition: Returns the temperature reading internal to the device.

Data Length in Bytes: 2

Data Format: Linear-11

Type: Read only

Protectable: Yes (read only)

Default Value: N/A

Units: OC

**Equation**: READ\_TEMPERATURE\_1 = Y x 2<sup>N</sup>

Range: N/A

| COMMAND       |                                       |                                       |   |   |   | RE | AD_T | EMPER | ATURI | E_1 (8C | Ph) |   |   |   |   |   |
|---------------|---------------------------------------|---------------------------------------|---|---|---|----|------|-------|-------|---------|-----|---|---|---|---|---|
| Format        |                                       | Linear-11                             |   |   |   |    |      |       |       |         |     |   |   |   |   |   |
| Bit Position  | 15                                    | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |   |   |   |    |      |       |       |         |     |   |   |   |   |   |
| Access        | R                                     | R                                     | R | R | R | R  | R    | R     | R     | R       | R   | R | R | R | R | R |
| Function      | Signed Exponent, N Signed Mantissa, Y |                                       |   |   |   |    |      |       |       |         |     |   |   |   |   |   |
| Default Value |                                       | N/A                                   |   |   |   |    |      |       |       |         |     |   |   |   |   |   |



#### READ\_TEMPERATURE\_3 (8Fh)

**Definition:** Returns the temperature reading from the TMON pin. The voltage is read on this pin and converted to a temperature by the following equation:  $T^{O}C = (Vtmon - 0.6 V)/0.008$ . Note: Voltages above 2.5 V on the TMON pin cause the device to automatically shut down and latch off, regardless of the OT\_FAULT\_LIMIT setting when using TMON for over-temperature faults.

Data Length in Bytes: 2

Data Format: Linear-11

Type: Read only

Protectable: Yes (read only)

Default Value: N/A

Units: <sup>○</sup>C

Equation: READ\_TEMPERATURE\_3 = Y x 2<sup>N</sup>

Range: N/A

| COMMAND       |                                       |                                                                                            |  |  |  | RE | AD_TI | EMPER | ATUR  | E_3 (8F | h) |  |  |  |
|---------------|---------------------------------------|--------------------------------------------------------------------------------------------|--|--|--|----|-------|-------|-------|---------|----|--|--|--|
| Format        |                                       |                                                                                            |  |  |  |    |       | Linea | ar-11 |         |    |  |  |  |
| Bit Position  | 15                                    | 14     13     12     11     10     9     8     7     6     5     4     3     2     1     0 |  |  |  |    |       |       |       |         |    |  |  |  |
| Access        | R                                     | R R R R R R R R R R R R R                                                                  |  |  |  |    |       |       |       |         |    |  |  |  |
| Function      | Signed Exponent, N Signed Mantissa, Y |                                                                                            |  |  |  |    |       |       |       |         |    |  |  |  |
| Default Value | N/A                                   |                                                                                            |  |  |  |    |       |       |       |         |    |  |  |  |

#### READ\_DUTY\_CYCLE (94h)

**Definition:** Reports the actual duty cycle of the converter while the device is enabled.

Data Length in Bytes: 2

Data Format: Linear-11

Type: Read only

Protectable: Yes (read only)

Default Value: N/A
Units: Percent (%)

Equation: READ\_DUTY\_CYCLE = Y x 2N

Range: N/A

| COMMAND       |     |                                       |   |   |   |                   | READ_ | DUTY_ | _CYCL | E (94h) | ) |  |  |   |  |
|---------------|-----|---------------------------------------|---|---|---|-------------------|-------|-------|-------|---------|---|--|--|---|--|
| Format        |     |                                       |   |   |   |                   |       | Linea | ar-11 |         |   |  |  |   |  |
| Bit Position  | 15  | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0    |   |   |   |                   |       |       |       |         |   |  |  |   |  |
| Access        | R   | R                                     | R | R | R | R R R R R R R R R |       |       |       |         |   |  |  | R |  |
| Function      |     | Signed Exponent, N Signed Mantissa, Y |   |   |   |                   |       |       |       |         |   |  |  |   |  |
| Default Value | N/A |                                       |   |   |   |                   |       |       |       |         |   |  |  |   |  |



### READ\_FREQUENCY (95h)

**Definition**: Reports the actual switching frequency of the converter during the enable state.

Data Length in Bytes: 2

Data Format: Linear-11

Type: Read only

Default Value: N/A

Units: KHz

**Equation**: READ\_FREQUENCY =  $Y \times 2^N$ 

Range: N/A

| COMMAND       |                                       |                                    |  |  |  |  | READ. | _FREQ | UENC\ | (95h) |  |  |   |  |  |
|---------------|---------------------------------------|------------------------------------|--|--|--|--|-------|-------|-------|-------|--|--|---|--|--|
| Format        |                                       |                                    |  |  |  |  |       | Linea | ar-11 |       |  |  |   |  |  |
| Bit Position  | 15                                    | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |  |  |  |  |       |       |       |       |  |  |   |  |  |
| Access        | R                                     | R R R R R R R R R R R R R          |  |  |  |  |       |       |       |       |  |  | R |  |  |
| Function      | Signed Exponent, N Signed Mantissa, Y |                                    |  |  |  |  |       |       |       |       |  |  |   |  |  |
| Default Value | N/A                                   |                                    |  |  |  |  |       |       |       |       |  |  |   |  |  |

### PMBUSTM\_REVISION (98h)

Definition: The PMBus REVISION command returns the revision of the PMBus Specification to which the device is compliant.

Data Length in Bytes: 1
Data Format: Bit Field
Type: Read only

Protectable: Yes (read only)

Default Value: 33h (Part 1 Revision 1.3, Part 2 Revision 1.3)

Units: N/A

| COMMAND       |                     |             |   | PMBUS_RE\ | /ISION (98h) |   |   |   |  |  |  |
|---------------|---------------------|-------------|---|-----------|--------------|---|---|---|--|--|--|
| Format        |                     |             |   | Bit F     | Field        |   |   |   |  |  |  |
| Bit Position  | 7 6 5 4 3 2 1 0     |             |   |           |              |   |   |   |  |  |  |
| Access        | R                   | R           | R | R         | R            | R | R | R |  |  |  |
| Function      | See Following Table |             |   |           |              |   |   |   |  |  |  |
| Default Value | 0                   | 0 1 1 0 0 1 |   |           |              |   |   |   |  |  |  |

| BIT 7:4 | RART 1 REVISION | BITS 3:0 | RART 2 REVISION |
|---------|-----------------|----------|-----------------|
| 0000    | 1.0             | 0000     | 1.0             |
| 0001    | 1.1             | 0001     | 1.1             |
| 0010    | 1.2             | 0010     | 1.2             |
| 0011    | 1.3             | 0011     | 1.3             |



#### MFR ID (99h)

**Definition:** Sets a user defined identification string not to exceed 32 bytes. The sum total of characters in MFR\_ID, MFR\_MODEL, MFR\_REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL USER\_DATA\_00, USER\_DATA\_01, and USER\_DATA\_02 plus one byte per command cannot exceed 128 bytes. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command, then perform a STORE/RESTORE.

Data Length in Bytes: User defined

Data Format: ASCII, ISO/IEC 8859-1

Type: Block R/W Protectable: Yes

Default Value: LGA110D-01DADJJ

Units: N/A

#### MFR\_REVISION (9Bh)

**Definition:** Sets a user defined revision string not to exceed 32 bytes. The sum total of characters in MFR\_ID, MFR\_MODEL, MFR\_REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL USER\_DATA\_00, USER\_DATA\_01, and USER\_DATA\_02 plus one byte per command cannot exceed 128 bytes. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command, then perform a STORE/RESTORE.

Data Length in Bytes: User defined

Data Format: ASCII. ISO/IEC 8859-1

Type: Block R/W
Protectable: Yes
Default Value: 001

Units: N/A

#### MFR\_SERIAL (9Eh)

**Definition:** Sets a user defined serialized identifier string not to exceed 32 bytes. The sum total of characters in MFR\_ID, MFR\_MODEL, MFR\_REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL USER\_DATA\_00, USER\_DATA\_01, and USER\_DATA\_02 plus one byte per command cannot exceed 128 bytes. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command, then perform a STORE/RESTORE.

Data Length in Bytes: User defined

Data Format: ASCII. ISO/IEC 8859-1

Type: Block R/W
Protectable: Yes
Default Value: Null

Units: N/A



Rev.04.06.22\_#1.2

#### USER\_DATA\_00 (B0h)

**Definition:** USER\_DATA\_00 sets a user defined data string not to exceed 32 bytes. The sum total of characters in MFR\_ID, MFR\_MODEL, MFR\_REVISION, MFR\_LOCATION, MFR\_DATE, MFR\_SERIAL and USER\_DATA\_00 plus one byte per command cannot exceed 128 bytes. This limitation includes multiple writes of this command before a STORE command. To clear multiple writes, perform a RESTORE, write this command then perform a STORE/RESTORE.

Data Length in Bytes: User defined

Data Format: ASCII. ISO/IEC 8859-1

Type: Block R/W Protectable: Yes

Default Value: Vo1=41h, Vo2=42h

Units: N/A

#### USER\_CONFIG (D1h)

**Definition:** Configures several user-level features. This command should be saved immediately to the desired user or default store after being written. This is recommended when written as an individual command or as part of a series of commands in a configuration file or script.

Data Length in Bytes: 2

Data Format: Bit Field

Type: R/W

Protectable: Yes

**Default Value:** 1015h/1016h Sync set by ASCRCFG pinstrap. (Min Duty 1.17%, Minimum Duty Cycle Control disable, DEM Boot Cap Refresh disable, XTEMP disabled, fault bus disabled, PG open drain, TMON Smart Power Temp Fault, TMON enabled, SYNC uses internal clock and output internal clock/external clock)

Units: N/A

| COMMAND       |     |                     |                                 |     |     |     | USE | R_CO  | NFIG ([ | <b>01</b> h) |     |               |     |     |     |     |
|---------------|-----|---------------------|---------------------------------|-----|-----|-----|-----|-------|---------|--------------|-----|---------------|-----|-----|-----|-----|
| Format        |     |                     |                                 |     |     |     |     | Bit F | Field   |              |     |               |     |     |     |     |
| Bit Position  | 15  | 14                  | 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |     |     |     |     |       |         |              |     |               |     |     |     |     |
| Access        | R/W | R/W                 | R/W                             | R/W | R/W | R/W | R/W | R/W   | R/W     | R/W          | R/W | R/W           | R/W | R/W | R/W | R/W |
| Function      |     | See Following Table |                                 |     |     |     |     |       |         |              |     |               |     |     |     |     |
| Default Value | 1   | 0                   | 0                               | 0   | 0   | 0   | 0   | 0     | 0       | 0            | 0   | 1 0 1 ASCRCFG |     |     |     |     |



Rev.04.06.22\_#1.2

| BITS  | FIELD NAME                | VALUE | SETTING                                      | DESCRIPTION                                                                                                                                                                                                                                                                                                                   |
|-------|---------------------------|-------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | Minimum Duty<br>Cycle     | 00010 | 0-31d                                        | Sets the Minimum Duty Cycle in percent (%). The percentage value is defined by the following expression: Minimum Duty Cycle = 2 x (Setting+1) / 512. This feature must be enabled by setting Bit 10 to 1 (enabled).                                                                                                           |
| 10    | Minimum Duty              | 0     | Disable                                      | Minimum duty cycle disabled.                                                                                                                                                                                                                                                                                                  |
| 10    | Cycle Enable              | 1     | Enable                                       | Minimum duty cycle enabled.                                                                                                                                                                                                                                                                                                   |
|       |                           | 0     | Disable                                      | Low-side gate minimum pulse-width disabled .                                                                                                                                                                                                                                                                                  |
| 9     | DEM Boot Cap<br>Refresh   | 1     | Enable                                       | Low-side gate minimum pulse-width enabled during diode emulation mode. This ensures that the top FET bootstrap capacitor is re-charged every switch cycle.                                                                                                                                                                    |
| 8     | Not Used                  | 0     | Not Used                                     | Not Used                                                                                                                                                                                                                                                                                                                      |
| 7     | Enable Fault Bus          | 0     | Disable                                      | Disable fault bus                                                                                                                                                                                                                                                                                                             |
| /     | Enable Fault Bus          | 1     | Enable                                       | Enable fault bus                                                                                                                                                                                                                                                                                                              |
| 6     | XTEMP/Tracking<br>Select  | 0     | Disable                                      | Disable external temperature sensor. Enables TRK (tracking) input to TEMP/TRK pin.                                                                                                                                                                                                                                            |
|       | Select                    | 1     | Enable                                       | Enable external temperature sensor. Disables TRK input.                                                                                                                                                                                                                                                                       |
| 5     | Power-Good Pin            | 0     | Open Drain                                   | 0 = PG is open-drain output                                                                                                                                                                                                                                                                                                   |
| J     | Configuration             | 1     | Push-Pull                                    | 1 = PG is push-pull output                                                                                                                                                                                                                                                                                                    |
|       |                           | 00    | Internal<br>temperature<br>sensor selected   | Selects internal temperature sensor to determine temperature faults.                                                                                                                                                                                                                                                          |
|       | TEMP Fault                | 01    | External<br>temperature<br>sensor selected   | Selects external temperature sensor to determine temperature faults. Bit 2 above must be set to 1 (enable XTEMP).                                                                                                                                                                                                             |
| 4:3   | Select                    | 10    | TMON SPS<br>temperature<br>input<br>selected | Selects the TMON Smart Power Stage temperature sensor input to determine temperature faults. Bit 2 must be set to 1 (enable TMON). Note: Voltages above 2.5 V on the TMON pin cause the device to automatically shut-down and latch off, regardless of the OT_FAULT_LIMIT setting when using TMON for overtemperature faults. |
|       |                           | 11    | Not Used                                     | Not Used                                                                                                                                                                                                                                                                                                                      |
| 2     | TMON enable               | 0     | Disable                                      | Disable TMON input                                                                                                                                                                                                                                                                                                            |
|       | TIVION ENABLE             | 1     | Enable                                       | Enable TMON input                                                                                                                                                                                                                                                                                                             |
|       |                           | 00    | Internal Clock                               | Not for application used.                                                                                                                                                                                                                                                                                                     |
| 1:0   | Sync Pin<br>Configuration | 01    | Use and Output<br>Internal Clock             | Use internal clock and output internal clock.                                                                                                                                                                                                                                                                                 |
|       | Comigaration              | 10    | External Clock                               | Use external clock                                                                                                                                                                                                                                                                                                            |
|       |                           | 11    | Not Used                                     | Not Used                                                                                                                                                                                                                                                                                                                      |



#### DDC\_CONFIG (D3h)

**Definition:** Configures DDC addressing and current sharing for up to eight phases. To operate as a 2-phase controller, set both phases (devices) to the same rail ID, set phases in rail to 2, then set each phase ID sequentially as 0 and 1. The devices automatically equally offset the phases in the rail. For example, in a 2-phase rail the phases are offset by 180°. When a device is configured to be part of a current sharing rail, DDC\_GROUP must be configured so that all phases in the current sharing rail have the same DDC\_GROUP ID and are set to respond to DDC\_GROUP OPERATION and VOUT COMMAND messages. See the DDC\_GROUP command for more details.

Data Length in Bytes: 2

Data Format: Bit Field

Type: R/W
Protectable: Yes

Default Value: PMBus address pin-strap dependent.

Units: N/A

| COMMAND       |     |                                    |     |                                                  |     |     | DD  | 100_0 | NFIG (D | 3h) |     |     |     |     |     |     |
|---------------|-----|------------------------------------|-----|--------------------------------------------------|-----|-----|-----|-------|---------|-----|-----|-----|-----|-----|-----|-----|
| Format        |     |                                    |     |                                                  |     |     |     | Bit F | Field   |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |     |                                                  |     |     |     |       |         |     |     |     |     |     |     |     |
| Access        | R/W | R/W                                | R/W | R/W                                              | R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      |     | See Following Table                |     |                                                  |     |     |     |       |         |     |     |     |     |     |     |     |
| Default Value | 0   | 0                                  | 0   | Lower 5 bits of device address 0 0 0 0 0 0 0 0 0 |     |     |     |       |         | 0   |     |     |     |     |     |     |

| BITS  | FIELD NAME                | VALUE    | SETTING | DESCRIPTION                                                             |
|-------|---------------------------|----------|---------|-------------------------------------------------------------------------|
| 15:13 | Phase ID                  | 0 to 7   | 0       | Sets the output's phase position within the rail                        |
| 12:8  | Rail ID                   | 0 to 31d | 0       | Identifies the device as part of a current sharing rail (shared output) |
| 7:3   | Not Used                  | 00       | 00      | Not Used                                                                |
| 2:0   | 2:0 Phases In Rail 0 to 7 |          | 0       | Identifies the number of phases on the same rail (+1)                   |



### POWER\_GOOD\_DELAY (D4h)

**Definition:** Sets the delay applied between the output exceeding the PG threshold (POWER\_GOOD\_ON) and asserting the PG pin. The delay time can range from 0ms up to 125ms. POWER\_GOOD may not assert if the device is enabled for less than 2 ms. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W

Protectable: Yes

**Default Value:** BA00h, 1 ms **Units:** milliseconds (ms)

**Equation:** POWER\_GOOD\_DELAY =  $Y \times 2^N$ 

Range: 0 ms to 125 ms

| COMMAND       |     |                                    |     |     |     | P                  | OWER_ | _GOO[ | _DEL# | AY (D4 | h)  |     |     |     |     |     |
|---------------|-----|------------------------------------|-----|-----|-----|--------------------|-------|-------|-------|--------|-----|-----|-----|-----|-----|-----|
| Format        |     |                                    |     |     |     |                    |       | Linea | ar-11 |        |     |     |     |     |     |     |
| Bit Position  | 15  | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |     |     |     |                    |       |       |       |        | 0   |     |     |     |     |     |
| Access        | R/W | R/W                                | R/W | R/W | R/W | R/W                | R/W   | R/W   | R/W   | R/W    | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      |     | Signed Exponent, N                 |     |     |     | Signed Mantissa, Y |       |       |       |        |     |     |     |     |     |     |
| Default Value | 1   | 0                                  | 1   | 1   | 1   | 0                  | 1     | 0     | 0     | 0      | 0   | 0   | 0   | 0   | 0   | 0   |



#### ASCR\_ADVANCED (D5h)

**Definition:** Allows user configuration of advanced ASCR settings which have an impact on PWM jitter. ASCR Threshold sets the level that determines when the output voltage is considered to be at a steady state level. ASCR Threshold gain sets the ASCR gain reduction amount when the output voltage is considered to be in the steady state condition.

Data Length in Bytes: 2

Data Format: Bit Field and non-signed binary

Type: Block R/W
Protectable: Yes

Default Value: 2320h (Divide by 4, 320h threshold setting)

Units: N/A

| COMMAND       |          |                                  |     |     |     |     | ASCR      | _ADV        | ANCED          | (D5h) |     |     |     |     |     |     |
|---------------|----------|----------------------------------|-----|-----|-----|-----|-----------|-------------|----------------|-------|-----|-----|-----|-----|-----|-----|
| Format        |          |                                  |     |     |     |     |           | Bit F       | Field          |       |     |     |     |     |     |     |
| Bit Position  | 15       | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 |     |     |     |     |           |             |                |       | 0   |     |     |     |     |     |
| Access        | R/W      | R/W                              | R/W | R/W | R/W | R/W | R/W       | R/W         | R/W            | R/W   | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      | Not Used |                                  |     |     |     |     | Thr<br>Ga | esh.<br>ain | ASCR Threshold |       |     |     |     |     |     |     |
| Default Value | 0        | 0                                | 1   | 0   | 0   | 0   | 1         | 1           | 0              | 0     | 1   | 0   | 0   | 0   | 0   | 0   |

| BITS  | Purpose                            | VALUE  | DESCRIPTION    |
|-------|------------------------------------|--------|----------------|
| 15:14 | Not Used                           | 00     | Not Used       |
|       |                                    | 00     | Divide by 1    |
| 13:12 | ASCR Threshold Gain Select Setting | 01     | Divide by 2    |
| 13.12 | ASON THESHOLD GAIN SELECT SETTING  | 10     | Divide by 4    |
|       |                                    | 11     | Divide by 8    |
| 11:0  | ASCR Threshold Setting             | 0-FFFh | ASCR Threshold |



Rev.04.06.22\_#1.2

### SNAPSHOT\_FAULT\_MASK (D7h)

**Definition:** Prevents faults from causing a SNAPSHOT event (and store) from occurring.

Data Length in Bytes: 2

Data Format: BIT

Type: R/W

Protectable: Yes

Default Value: 0000h (no faults masked)

Units: N/A
Range: N/A

| COMMAND       |                     | SNAPSHOT_FAULT_MASK (D7h) |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|---------------|---------------------|---------------------------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Format        |                     | Bit Field                 |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Bit Position  | 15                  | 14                        | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Access        | R                   | R                         | R  | R  | R  | R  | R | R | R | R | R | R | R | R | R | R |
| Function      | See Following Table |                           |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Default Value | 0                   | 0                         | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| BITS | STATUS BIT NAME              | MEANING                                                              |  |  |  |  |  |  |  |
|------|------------------------------|----------------------------------------------------------------------|--|--|--|--|--|--|--|
| 15   | Fault Phase                  | Ignore phase faults in a current sharing rail.                       |  |  |  |  |  |  |  |
| 14   | Fault Group                  | Ignore rail faults in a fault spreading group.                       |  |  |  |  |  |  |  |
| 13   | Fault CPU                    | Ignore CPU faults.                                                   |  |  |  |  |  |  |  |
| 12   | Fault UT                     | Ignore under-temperature faults.                                     |  |  |  |  |  |  |  |
| 11   | Fault OT                     | Ignore over-temperature faults.                                      |  |  |  |  |  |  |  |
| 10   | Fault Peak OC                | Ignore peak output overcurrent faults.                               |  |  |  |  |  |  |  |
| 9    | Fault Peak UC                | Ignore peak output undercurrent faults.                              |  |  |  |  |  |  |  |
| 8    | Fault EN Pin as Fault<br>Bus | Ignore Enable pin faults when the Enable pin is used as a fault bus. |  |  |  |  |  |  |  |
| 7    | Fault VIN_OV                 | Ignore input overvoltage faults.                                     |  |  |  |  |  |  |  |
| 6    | Fault VOUT_OV                | Ignore output overvoltage faults.                                    |  |  |  |  |  |  |  |
| 5    | Fault VOUT_UV                | Ignore output undervoltage faults.                                   |  |  |  |  |  |  |  |
| 4    | Fault SPS                    | Ignore Smart Power Stage (SPS) faults.                               |  |  |  |  |  |  |  |
| 3    | Fault Sync                   | Ignore loss of synchronization faults.                               |  |  |  |  |  |  |  |
| 2    | Fault VIN_UV                 | Ignore input undervoltage faults.                                    |  |  |  |  |  |  |  |
| 1    | Fault IOUT_OC                | Ignore output average overcurrent faults.                            |  |  |  |  |  |  |  |
| 0    | Fault IOUT_UC                | Ignore output average undercurrent faults.                           |  |  |  |  |  |  |  |



### MFR\_SMBALERT\_MASK (DBh)

Definition: Prevents faults from activating the SALRT pin. The bits in each byte correspond to a specific fault type as defined in

the STATUS command.

Data Length in Bytes: 7

Data Format: Bit Field

Type: R/W

Protectable: Yes

Default Value: 00 00 00 00 00 00 00h (No faults masked)

Units: N/A

| COMMAND              | MFR_SMBALT_MASK (DBh) |     |     |     |     |     |     |     |  |  |  |  |
|----------------------|-----------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--|
| Format               | Bit Field             |     |     |     |     |     |     |     |  |  |  |  |
| Access               | R/W                   | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Function             | See Following Table   |     |     |     |     |     |     |     |  |  |  |  |
| Bit Position         | 55                    | 54  | 53  | 52  | 51  | 50  | 49  | 48  |  |  |  |  |
| Default Value Byte 6 | 0                     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
| Bit Position         | 47                    | 46  | 45  | 44  | 43  | 42  | 41  | 40  |  |  |  |  |
| Default Value Byte 5 | 0                     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
| Bit Position         | 39                    | 38  | 37  | 36  | 35  | 34  | 33  | 32  |  |  |  |  |
| Default Value Byte 4 | 0                     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
| Bit Position         | 31                    | 30  | 29  | 28  | 27  | 26  | 25  | 24  |  |  |  |  |
| Default Value Byte 3 | 0                     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
| Bit Position         | 23                    | 22  | 21  | 20  | 19  | 18  | 17  | 16  |  |  |  |  |
| Default Value Byte 2 | 0                     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
| Bit Position         | 15                    | 14  | 13  | 12  | 11  | 10  | 9   | 8   |  |  |  |  |
| Default Value Byte 1 | 0                     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
| Bit Position         | 7                     | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
| Default Value Byte 0 | 0                     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |

| BITS | STATUS BIT NAME     | MEANING                                                                                   |
|------|---------------------|-------------------------------------------------------------------------------------------|
| 6    | STATUS_MFR_SPECIFIC | Mask manufacturer specific faults as identified in the STATUS_MFR_SPECIFIC byte           |
| 5    | STATUS_OTHER        | Not Used                                                                                  |
| 4    | STATUS_CML          | Mask communications, memory or logic specific faults as identified in the STATUS_CML byte |
| 3    | STATUS_TEMPERATURE  | Mask temperature specific faults as identified in the STATUS_TEMPERATURE byte             |
| 2    | STATUS_INPUT        | Mask input specific faults as identified in the STATUS_INPUT byte                         |
| 1    | STATUS_IOUT         | Mask output current specific faults as identified in the STATUS_IOUT byte                 |
| 0    | STATUS_VOUT         | Mask output voltage specific faults as identified in the STATUS_VOUT byte                 |



#### ASCR\_CONFIG (DFh)

**Definition:** Allows user configuration of ASCR settings. ASCR Gain is analogous to bandwidth, ASCR Residual is analogous to damping. To improve load transient response performance, increase ASCR Gain. To lower transient response overshoot, increase ASCR Residual. Increasing ASCR gain can result in increased PWM jitter and should be evaluated in the application circuit. Excessive ASCR gain can lead to excessive output voltage ripple. Increasing ASCR Residual to improve transient response damping can result in slower recovery times, but does not affect the peak output voltage deviation. Typical ASCR Gain settings range from 100 to 1000, and typical ASCR Residual settings range from 10 to 90. It is recommended to set ASCR Gain to 250 and ASCR residual to 90 with recommended output capacitor in "Output Specifications" section. It is also recommended to follow "PCB Layout Guideline" for stability. If customer needs to reset the ASCR\_CONFIG, customer needs to check the stability with the new ASCR\_CONFIG setting base on their application. In multi-phase condition, the ASCR setting must be set the same for all phases.

Data Length in Bytes: 4

Data Format: Bit Field and non-signed binary

Type: Block R/W
Protectable: Yes

**Default Value:** ASCRCFG pin-strap setting (Integral Gain = 50, ASCR Residual = 90)

Units: N/A

| COMMAND       | ASCR_CONFIG (DFh) |                                  |     |     |     |     |     |     |               |     |     |     |     |     |     |     |
|---------------|-------------------|----------------------------------|-----|-----|-----|-----|-----|-----|---------------|-----|-----|-----|-----|-----|-----|-----|
| Format        | Bit Field         |                                  |     |     |     |     |     |     |               |     |     |     |     |     |     |     |
| Bit Position  | 31                | 30                               | 29  | 28  | 27  | 26  | 25  | 24  | 23            | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| Access        | R/W               | R/W                              | R/W | R/W | R/W | R/W | R/W | R/W | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      | Integral Gain     |                                  |     |     |     |     |     |     | ASCR Residual |     |     |     |     |     |     |     |
| Default Value | 0                 | 1                                | 0   | 1   | 0   | 0   | 0   | 0   | 1             | 0   | 0   | 1   | 0   | 0   | 0   | 0   |
| Format        | Bit Field         |                                  |     |     |     |     |     |     |               |     |     |     |     |     |     |     |
| Bit Position  | 15                | 14                               | 13  | 12  | 11  | 10  | 9   | 8   | 7             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W               | R/W                              | R/W | R/W | R/W | R/W | R/W | R/W | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      | ASCR Gain         |                                  |     |     |     |     |     |     |               |     |     |     |     |     |     |     |
| Default Value |                   | ASCRCFG Pin-strap Setting (Gain) |     |     |     |     |     |     |               |     |     |     |     |     |     |     |

| BITS  | PURPOSE       | VALUE | DESCRIPTION       |
|-------|---------------|-------|-------------------|
| 31:24 | Integral gain | 0-7Fh | Error signal gain |
| 23:16 | ASCR Residual | 0-7Fh | ASCR residual     |
| 15:0  | ASCR gain     | 0-FFh | ASCR gain         |



### **SEQUENCE (E0h)**

**Definition:** Identifies the Rail DDC ID of the prequel and sequel rails when performing multi-rail sequencing. The device enables its output when its EN or OPERATION enable state, as defined by ON\_OFF\_CONFIG, is set and the prequel device has issued a power-good event on the DDC bus as a result of the prequel's Power-Good (PG) signal going high. The device disables its output (using the programmed delay values) when the sequel device has issued a power-down event on the DDC bus at the completion of its ramp-down (its output voltage is 0V).

The data field is a two-byte value. The most-significant byte contains the 5-bit Rail DDC ID of the prequel device. The least-significant byte contains the 5-bit Rail DDC ID of the sequel device. The most significant bit of each byte contains the enable of the prequel or sequel mode.

Fault spreading is not automatic in devices that have a prequel or sequel. When a device shuts down due to a fault, it does not disable its output and does not send a message to its sequel or prequel to disable. If fault spreading behavior is desired, use the DDC\_GROUP or LEGACY\_FAULT\_GROUP commands. Automatic fault retry behavior is not supported for fault spreading or sequencing groups.

A device that is tracking another device (is tracking the signal on its VTRK pin, see TRACK\_CONFIG), cannot be a sequel or prequel in a sequencing group.

Data Length in Bytes: 2

Data Format: Bit Field

Type: R/W
Protectable: Yes

**Default Value**: 00h (prequel and sequel disabled)

Units: N/A

| COMMAND       |     | SEQUENCE (E0h)      |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|---------------|-----|---------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |     | Bit Field           |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14                  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | R/W                 | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      |     | See Following Table |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Default Value | 0   | 0                   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

| BITS  | FIELD NAME          | VALUE | SETTING  | DESCRIPTION                                          |
|-------|---------------------|-------|----------|------------------------------------------------------|
| 15    | Prequel Enable      | 0     | Disable  | Disable, no prequel preceding this rail              |
| 10    | Prequer Enable      | 1     | Enable   | Enable, prequel to this rail is defined by Bits 12:8 |
| 14:13 | Not Used            | 0     | Not Used | Not Used                                             |
| 12:8  | Prequel Rail DDC ID | 0-31d | DDC ID   | Set to the DDC ID of the prequel rail                |
| 7     | Sequel Enable       | 0     | Disable  | Disable, no sequel following this rail               |
| ,     | Sequel Ellable      | 1     | Enable   | Enable, sequel to this rail is defined by Bits 4:0   |
| 6:5   | Not Used            | 0     | Not Used | Not Used                                             |
| 4:0   | Sequel Rail DDC ID  | 0-31d | DDC ID   | Set to the DDC ID of the sequel rail                 |



#### DDC GROUP (E2h)

**Definition:** Rails (output voltages) are assigned Group numbers to share specified behaviors. The DDC\_GROUP command configures fault spreading group ID and enable, broadcast OPERATION group ID and enable, and broadcast VOUT\_COMMAND group ID and enable. Note: DDC Groups are separate and unique from DDC Rail IDs (see "DDC\_CONFIG (D3h)" section). Current sharing rails must be in the same DDC Group to respond to broadcast VOUT\_COMMAND and OPERATION commands.

Devices in a current sharing rail are not required to have the same POWER\_FAIL group ID. Faults are automatically spread when a device is configured to be part of a current sharing rail. If you want a current sharing rail to spread faults with another rail, then all the devices in that current sharing rail should have the same POWER\_FAIL group ID as the rail it is expected to share POWER\_FAIL faults with. Automatic fault retry behavior is not supported for fault spreading or sequencing groups.

When a device is set to ignore DDC\_GROUP messages, the device still transmits DDC messages with its own DDC ID. Note: The default DDC\_GROUP ID is set to 0d, which is a valid DDC\_GROUP number, so even a device with the default setting (ignore all DDC groups, all DDC group IDs set to 0d) still transmits DDC\_GROUP messages, despite ignoring DDC\_GROUP messages from other devices on the DDC bus.

DDC Rail IDs should not use the same ID as DDC\_GROUPS. In other words, if a device is using a DDC Rail ID of 0x02, no devices should be using GROUP\_ID 0x02.

Data Length in Bytes: 4

Data Format: Bit Field

Type: R/W

Protectable: Yes

Default Value: 00000000h (DDC groups not used)

Units: N/A

| COMMAND       |     |           |     |     |       |        | DD      | C_GR  | OUP (E | 2h)     |     |     |                     |       |        |      |
|---------------|-----|-----------|-----|-----|-------|--------|---------|-------|--------|---------|-----|-----|---------------------|-------|--------|------|
| Format        |     | Bit Field |     |     |       |        |         |       |        |         |     |     |                     |       |        |      |
| Bit Position  | 31  | 30        | 29  | 28  | 27    | 26     | 25      | 24    | 23     | 22      | 21  | 20  | 19                  | 18    | 17     | 16   |
| Access        | R/W | R/W       | R/W | R/W | R/W   | R/W    | R/W     | R/W   | R/W    | R/W     | R/W | R/W | R/W                 | R/W   | R/W    | R/W  |
| Function      |     |           |     |     | Not I | Used   |         |       |        |         | EN> | VOI | JT_CO               | MMANI | D Grou | p ID |
| Default Value | 0   | 0         | 0   | 0   | 0     | 0      | 0       | 0     | 0      | 0       | 0   | 0   | 0                   | 0     | 0      | 0    |
| Format        |     |           |     |     |       |        |         | Bit F | ield   |         |     |     |                     |       |        |      |
| Bit Position  | 15  | 14        | 13  | 12  | 11    | 10     | 9       | 8     | 7      | 6       | 5   | 4   | 3                   | 2     | 1      | 0    |
| Access        | R/W | R/W       | R/W | R/W | R/W   | R/W    | R/W     | R/W   | R/W    | R/W     | R/W | R/W | R/W                 | R/W   | R/W    | R/W  |
| Function      | Not | Used      | EN> | (   | OPERA | TION G | roup IE | )     | N      | lot Use | d   |     | Power Fail Group ID |       |        |      |
| Default Value | 0   | 0         | 0   | 0   | 0     | 0      | 0       | 0     | 0      | 0       | 0   | 0   | 0                   | 0     | 0      | 0    |



Rev.04.06.22\_#1.2

| BITS  | PURPOSE                         | VALUE | DESCRIPTION                                             |
|-------|---------------------------------|-------|---------------------------------------------------------|
| 31:22 | Not Used                        | 00    | Not Used                                                |
| 21    | BROADCAST_VOUT_COMMAND          | 1     | Responds to broadcast VOUT_COMMAND with same Group ID   |
| 21    | response                        | 0     | Ignores broadcast VOUT_COMMAND                          |
| 20:16 | BROADCAST_VOUT_COMMAND group ID | 0-31d | Group ID sent as data for broadcast VOUT_COMMAND events |
| 15:14 | Not Used                        | 00    | Not Used                                                |
| 13    | BROADCAST_OPERATION             | 1     | Responds to broadcast OPERATION with same Group ID      |
| 13    | response                        | 0     | Ignores broadcast OPERATION                             |
| 12:8  | BROADCAST_OPERATION group ID    | 0-31d | Group ID sent as data for broadcast OPERATION events    |
| 7:6   | Not Used                        | 00    | Not Used                                                |
| 5     | DOWED FAIL recognes             | 1     | Responds to POWER_FAIL events with same Group ID        |
| 5     | POWER_FAIL response             | 0     | Ignores POWER_FAIL events with same Group ID            |
| 4:0   | POWER_FAIL group ID             | 0-31d | Group ID sent as data for broadcast POWER_FAIL events   |



### STORE\_CONTROL (E3h)

**Definition:** Used to store command settings in the User and Default Stores while the device is enabled. Used in conjunction with STORE\_DATA.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W
Protectable: Yes
Default Value: N/A

Units: N/A

| COMMAND       |     | STORE_CONTROL (E3h)                     |     |     |     |     |     |     |  |  |  |  |
|---------------|-----|-----------------------------------------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| Format        |     | Bit Field                               |     |     |     |     |     |     |  |  |  |  |
| Bit Position  | 7   | 7 6 5 4 3 2 1 0                         |     |     |     |     |     |     |  |  |  |  |
| Access        | R/W | R/W                                     | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Function      |     | See Following Table                     |     |     |     |     |     |     |  |  |  |  |
| Default Value | N/A | N/A |     |     |     |     |     |     |  |  |  |  |

| BITS | FIELD NAME                     | VALUE           | DESCRIPTION   |
|------|--------------------------------|-----------------|---------------|
|      |                                | 0001            | User store    |
| 7:4  | Store to be read or written to | 0010            | Default store |
|      |                                | 0000, 0011-1111 | Not used      |
|      |                                | 0000            | Read store    |
|      |                                | 0001            | Erase store   |
| 3:0  | Command                        | 0010            | Start write   |
|      |                                | 0011            | End write     |
|      |                                | 0100-1111       | Not used      |



### MFR\_IOUT\_OC\_FAULT\_RESPONSE (E5h)

**Definition**: Configures the IOUT overcurrent fault response as defined by the table below. The command format is the same as the PMBus standard fault responses except that it sets the overcurrent status bit in STATUS\_IOUT. The delay time is the time between fault detected and restart attempts. It's highly recommended set as default "no retry" qualified only.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W
Protectable: Yes

Default Value: CFG pin-strap setting

Units: Retry time unit = 35 ms

| COMMAND       |     | MFR_IOUT_OC_FAULT_RESPONSE (E5h) |     |     |     |     |     |     |  |  |  |
|---------------|-----|----------------------------------|-----|-----|-----|-----|-----|-----|--|--|--|
| Format        |     | Bit Field                        |     |     |     |     |     |     |  |  |  |
| Bit Position  | 7   | 7 6 5 4 3 2 1 0                  |     |     |     |     |     |     |  |  |  |
| Access        | R/W | R/W                              | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Function      |     | See Following Table              |     |     |     |     |     |     |  |  |  |
| Default Value |     | CFG Pin-strap Setting            |     |     |     |     |     |     |  |  |  |

| BITS | FIELD NAME                                            | VALUE                                                                                | DESCRIPTION                                                                                                                                                                                                                                                                                                                           |                                                                       |
|------|-------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
|      | Response behavior, for all modes, the device:         | 00                                                                                   | Not used                                                                                                                                                                                                                                                                                                                              |                                                                       |
| 7:6  | Pulls SALRT low     Sets the related fault bit in the | 01                                                                                   | Not used                                                                                                                                                                                                                                                                                                                              |                                                                       |
| 7:0  | status registers. Fault bits are only cleared by the  | status registers. Fault bits are 10 Disable without delay and retry according to the |                                                                                                                                                                                                                                                                                                                                       | Disable without delay and retry according to the setting in Bits 5:3. |
|      | CLEAR_FAULTS command.                                 | Not used                                                                             |                                                                                                                                                                                                                                                                                                                                       |                                                                       |
|      |                                                       | 000                                                                                  | No retry. The output remains disabled until the fault is cleared.                                                                                                                                                                                                                                                                     |                                                                       |
| 5:3  | Retry Setting                                         | 001-111                                                                              | Attempts to restart continuously, without checking if the fault is still present, until it is commanded OFF (by the CONTROL pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. The time between the start of each attempt to restart is set by the value in Bits 2:0. |                                                                       |
| 2:0  | Retry Delay                                           | 000-111                                                                              | Retry delay time = (Value +1)*35 ms. Sets the time between retries in 35 ms increments. Range is 35 ms to 280 ms.                                                                                                                                                                                                                     |                                                                       |



### MFR\_IOUT\_UC\_FAULT\_RESPONSE (E6h)

**Definition:** Configures the IOUT undercurrent fault response as defined by the table below. The command format is the same as the PMBus standard fault responses except that it sets the undercurrent status bit in STATUS\_IOUT. The delay time is the time between fault detected and restart attempts. It's highly recommended set as default "no retry" qualified only.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W
Protectable: Yes

Default Value: CFG pin-strap setting

Units: Retry time unit = 35ms

| COMMAND       |     | MFR_IOUT_UC_FAULT_RESPONSE (E6h) |     |     |     |     |     |     |  |  |  |
|---------------|-----|----------------------------------|-----|-----|-----|-----|-----|-----|--|--|--|
| Format        |     | Bit Field                        |     |     |     |     |     |     |  |  |  |
| Bit Position  | 7   | 7 6 5 4 3 2 1 0                  |     |     |     |     |     |     |  |  |  |
| Access        | R/W | R/W                              | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Function      |     | See Following Table              |     |     |     |     |     |     |  |  |  |
| Default Value |     | CFG Pin-strap Setting            |     |     |     |     |     |     |  |  |  |

| BITS | FIELD NAME                                            | VALUE                                                                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                           |
|------|-------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Response behavior, for all modes, the device:         | 00                                                                          | Not used                                                                                                                                                                                                                                                                                                                              |
| 7:6  | Pulls SALRT low     Sets the related fault bit in the | 01                                                                          | Not used                                                                                                                                                                                                                                                                                                                              |
| 7:0  | status registers. Fault bits are only cleared by the  | atus registers. Fault bits are 10 Disable without delay and retry according |                                                                                                                                                                                                                                                                                                                                       |
|      | CLEAR_FAULTS command.                                 | Not used                                                                    |                                                                                                                                                                                                                                                                                                                                       |
|      |                                                       |                                                                             | No retry. The output remains disabled until the fault is cleared.                                                                                                                                                                                                                                                                     |
| 5:3  | Retry Setting                                         | 001-111                                                                     | Attempts to restart continuously, without checking if the fault is still present, until it is commanded OFF (by the CONTROL pin or OPERATION command or both), bias power is removed, or another fault condition causes the unit to shut down. The time between the start of each attempt to restart is set by the value in Bits 2:0. |
| 2:0  | Retry Delay                                           | 000-111                                                                     | Retry delay time = (Value +1)*35 ms. Sets the time between retries in 35ms increments. Range is 35 ms to 280 ms.                                                                                                                                                                                                                      |



### IOUT\_AVG\_OC\_FAULT\_LIMIT (E7h)

**Definition:** Sets the IOUT average overcurrent fault threshold. For down-slope sensing, this corresponds to the average of all the current samples taken during the (1-D) time interval, excluding the current sense blanking time (which occurs at the beginning of the 1-D interval). For up-slope sensing, this corresponds to the average of all the current samples taken during the D time interval, excluding the current sense blanking time (which occurs at the beginning of the D interval). This feature shares the OC fault bit operation (in STATUS\_IOUT) and OC fault response with IOUT\_ OC\_FAULT\_LIMIT. Values outside of the range are not accepted.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W
Protectable: Yes

**Default Value:** 0.8 x (IOUT\_OC\_FAULT\_LIMIT pin-strap setting - 5)

Units: A

Equation: IOUT\_AVG\_OC\_FAULT\_LIMIT = Y x 2<sup>N</sup>

Range: 0 A to 100 A

| COMMAND       |     | IOUT_AVG_OC_FAULT_LIMIT (E7h)                     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|---------------|-----|---------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |     | Linear-11                                         |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Bit Position  | 15  | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0              |     |     |     |     |     |     |     |     |     | 0   |     |     |     |     |
| Access        | R/W | R/W                                               | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      |     | Signed Exponent, N Signed Mantissa, Y             |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Default Value |     | 0.8 x (IOUT_OC_FAULT_LIMIT pin-strap setting - 5) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |



### ADVANCED\_CONFIG (E9h)

**Definition**: Sets the PWM mid-drive voltage, SMBus I/O voltage and enables/disables the VG LDO.

Data Length in Bytes: 1

Data Format: Bit Field

Type: R/W

Protectable: Yes

Default Value: 01h

| COMMAND       |     |                       | US       | USER_GLOBAL_CONFIG (E9h) |            |     |     |     |  |  |  |  |  |  |  |
|---------------|-----|-----------------------|----------|--------------------------|------------|-----|-----|-----|--|--|--|--|--|--|--|
| Format        |     | Bit Field             |          |                          |            |     |     |     |  |  |  |  |  |  |  |
| Bit Position  | 7   | 7 6 5 4 3 2 1 0       |          |                          |            |     |     |     |  |  |  |  |  |  |  |
| Access        |     |                       | Reserved |                          |            | R/W | R/W | R/W |  |  |  |  |  |  |  |
| Function      |     |                       |          | See Follov               | ving Table |     |     |     |  |  |  |  |  |  |  |
| Default Value | N/A | N/A N/A N/A N/A 0 0 1 |          |                          |            |     |     |     |  |  |  |  |  |  |  |

| BITS | FIELD NAME | VALUE | DESCRIPTION                                                                                                                                                   |  |  |  |  |  |  |
|------|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7:3  | Reserved   | N/A   | Reserved                                                                                                                                                      |  |  |  |  |  |  |
| 2    | vgDisable  | 0     | 1 = disable, 0 = enable                                                                                                                                       |  |  |  |  |  |  |
| 1    | pmbusVolt  | 0     | 0 sets $V_{\rm IN}$ = 2 V, $V_{\rm IL}$ = 0.8V for 5 V/3.3 V logic compatible 1 sets $V_{\rm IN}$ = 1.17 V, $V_{\rm IL}$ = 0.552 V for 1.8 V logic compatible |  |  |  |  |  |  |
| 0    | midDrvVolt | 1     | 1 sets PWM mid-drive voltage to 1.5 V<br>0 sets PWM mid-drive voltage to 2.5 V                                                                                |  |  |  |  |  |  |



### SNAPSHOT (EAh)

**Definition:** A 32-byte read-back of parametric and status values. It allows monitoring and status data to be stored to flash either during a fault condition or through a system-defined time using the SNAPSHOT\_CONTROL command. Snapshot is continuously updated in RAM and can be read using the SNAPSHOT command. When a fault occurs, the latest snapshot in RAM is stored to flash. Snapshot data can read back by writing a 01h to the SNAPSHOT\_CONTROL command, then reading SNAPSHOT.

Data Length in Bytes: 32

Data Format: Bit Field

Type: Block Read

Protectable: Yes (read only)

Default Value: N/A

Units: N/A

| BITS  | VALUE                             | PMBus COMMAND                      | FORMAT                    |  |  |
|-------|-----------------------------------|------------------------------------|---------------------------|--|--|
| 31:30 | Duty Cycle                        | READ_DUTY_CYCLE (94h)              | 2 Byte Linear-11          |  |  |
| 29:28 | Switching Frequency               | READ_FREQUENCY (95h)               | 2 Byte Linear-11          |  |  |
| 27:26 | External Temperature 2 (TMON)     | READ_TEMPERATURE_3 (8Fh)           | 2 Byte Linear-11          |  |  |
| 25:24 | External Temperature 1            | READ_TEMPERATURE_2 (8Eh)           | 2 Byte Linear-11          |  |  |
| 23:22 | Internal Temperature              | READ_TEMPERATURE_1 (8Dh)           | 2 Byte Linear-11          |  |  |
| 21    | Manufacturer Specific Status Byte | STATUS_MFR_SPECIFIC (80h)          | 1 Byte Bit Field          |  |  |
| 20    | CML Status Byte                   | STATUS_CML (7Eh)                   | 1 Byte Bit Field          |  |  |
| 19    | Temperature Status Byte           | STATUS_TEMPERATURE (7Dh)           | 1 Byte Bit Field          |  |  |
| 18    | Input Status Byte                 | STATUS_INPUT (7Ch)                 | 1 Byte Bit Field          |  |  |
| 17    | IOUT Status Byte                  | STATUS_IOUT (7Bh)                  | 1 Byte Bit Field          |  |  |
| 16    | VOUT Status Byte                  | STATUS_VOUT (7Ah)                  | 1 Byte Bit Field          |  |  |
| 15:14 | Highest Measured Output Current   | N/A (Peak measured output current) | 2 Byte Linear-11          |  |  |
| 13:12 | Output Current                    | READ_IOUT (8Ch)                    | 2 Byte Linear-11          |  |  |
| 11:10 | Output Voltage                    | READ_VOUT (8Bh)                    | 2 Byte Linear-16 Unsigned |  |  |
| 9:8   | Input Voltage                     | READ_VIN (88h)                     | 2 Byte Linear-11          |  |  |
| 7:6   | All Faults                        | N/A                                | 2 Byte Bit Field          |  |  |
| 5     | First Fault                       | 1 Byte Bit Field                   |                           |  |  |
| 4:1   | Uptime                            | N/A                                | 4 Byte Integer            |  |  |
| 0     | Flash Memory Status Byte          | N/A                                | 1 Byte Bit Field          |  |  |



|      | FIRST FAULT     |                                                 |  |  |  |  |  |  |  |  |  |
|------|-----------------|-------------------------------------------------|--|--|--|--|--|--|--|--|--|
| BITS | STATUS BIT NAME | MEANING                                         |  |  |  |  |  |  |  |  |  |
| 7:4  | Not Used        | Not Used                                        |  |  |  |  |  |  |  |  |  |
| 3    | IOUT_PEAK_OC    | Peak output overcurrent was the first fault.    |  |  |  |  |  |  |  |  |  |
| 2    | IOUT_AVG_OC     | Average output overcurrent was the first fault. |  |  |  |  |  |  |  |  |  |
| 1    | VOUT_OV         | Output overvoltage was the first fault.         |  |  |  |  |  |  |  |  |  |
| 0    | VIN_UV          | Input undervoltage was the first fault.         |  |  |  |  |  |  |  |  |  |

|      |                           | ALL FAULTS                                        |
|------|---------------------------|---------------------------------------------------|
| BITS | STATUS BIT NAME           | MEANING                                           |
| 15   | Fault Phase               | A DDC rail fault occurred.                        |
| 14   | Fault Group               | A DDC group fault occurred.                       |
| 13   | Fault CPU                 | A CPU fault occurred.                             |
| 12   | Fault UT                  | An under-temperature fault occurred.              |
| 11   | Fault OT                  | An over-temperature fault occurred.               |
| 10   | Fault Peak OC             | A peak output overcurrent fault occurred.         |
| 9    | Fault Peak UC             | A peak output undercurrent fault occurred.        |
| 8    | Fault EN Pin as Fault Bus | The EN pin was pulled low in response to a fault. |
| 7    | Fault VIN_OV              | An input overvoltage fault occurred.              |
| 6    | Fault VOUT_OV             | An output overvoltage fault occurred.             |
| 5    | Fault VOUT_UV             | An output undervoltage fault occurred.            |
| 4    | Fault SPS                 | A MOSFET driver fault occurred.                   |
| 3    | Fault Sync                | A loss of clock synchronization fault occurred.   |
| 2    | Fault VIN_UV              | An input undervoltage fault occurred.             |
| 1    | Fault IOUT_OC             | An average output overcurrent fault occurred.     |
| 0    | Fault IOUT_UC             | An average output undercurrent fault occurred.    |



### LEGACY\_FAULT\_GROUP (F0h)

**Definition:** Allows the LGA110D to sequence and fault spread with devices. This command sets which rail DDC IDs should be listened to for fault spreading information. The data sent is a 4-byte, 32-bit vector in which every bit represents a rail's DDC ID. A bit set to 1 indicates a device DDC ID to which the configured device responds upon receiving a fault spreading event. In this vector, Bit 0 of Byte 0 corresponds to the rail with DDC ID 0. Following through, Bit 7 of Byte 3 corresponds to the rail with DDC ID 31.

Note: The device/rail's own DDC ID should not be set within the LEGACY\_FAULT\_GROUP command for that device/rail.

All devices in a current share rail must shut down for the rail to report a shutdown. If fault spread mode is enabled in DDC\_CONFIG, the device immediately shuts down if one of its DDC\_GROUP members fail. The device/rail does not attempt its configured fault restart (retry).

If fault spread mode is disabled in DDC\_CONFIG, the device immediately shuts down (not sequenced). The rails/devices in a sequencing set do not attempt their configured fault restart (retry). If fault spread mode is disabled and sequencing is also disabled, the device ignores faults from other devices and stays enabled.

Data Length in Bytes: 4
Data Format: Bit field
Type: Block R/W
Protectable: Yes

Default Value: 00000000h (no fault spreading with legacy devices)

Units: N/A

| COMMAND       |     | LEGACY_FAULT_GROUP (F0h) |     |     |     |     |     |       |       |     |     |     |     |     |     |     |
|---------------|-----|--------------------------|-----|-----|-----|-----|-----|-------|-------|-----|-----|-----|-----|-----|-----|-----|
| Format        |     |                          |     |     |     |     |     | Bit F | Field |     |     |     |     |     |     |     |
| Bit Position  | 31  | 30                       | 29  | 28  | 27  | 26  | 25  | 24    | 23    | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
| Access        | R/W | R/W                      | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      |     | See Following Table      |     |     |     |     |     |       |       |     |     |     |     |     |     |     |
| Default Value | 0   | 0                        | 0   | 0   | 0   | 0   | 0   | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Format        |     |                          |     |     |     |     |     | Bit F | Field |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14                       | 13  | 12  | 11  | 10  | 9   | 8     | 7     | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | R/W                      | R/W | R/W | R/W | R/W | R/W | R/W   | R/W   | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      |     | See Following Table      |     |     |     |     |     |       |       |     |     |     |     |     |     |     |
| Default Value | 0   | 0                        | 0   | 0   | 0   | 0   | 0   | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

| BITS | PURPOSE     | VALUE | SETTING   | DESCRIPTION                                          |  |  |  |  |
|------|-------------|-------|-----------|------------------------------------------------------|--|--|--|--|
| 31:0 | Fault Group | N/A   | 00000000h | Identifies the devices in the fault spreading group. |  |  |  |  |



### STORE\_DATA (F2h)

**Definition:** Stores the command settings in the User and/or Default stores while the device is enabled. Used in conjunction with STORE\_CONTROL (E3h). This command indicates to the device that the next 4 bytes are PMBus command codes and/or data. STORE\_DATA commands, along with their 4 bytes of data, are repeatedly sent to the device until all configuration commands and data have been sent to the device. If the data that needs to be sent results in a STORE\_DATA command that would have less than 4 bytes, the unused bytes should be filled with FFh.

Note: These filler bytes are used when the CRC is calculated.

Data Length in Bytes: 4

Data Format: Custom

Type: R/W

Protectable: Yes

Default Value: N/A

Units: N/A



### SNAPSHOT\_CONTROL (F3h)

**Definition:** Controls, configures, and erases SNAPSHOT data. As shown in the following table, this command is used to arm and disarm SNAPSHOT, report back the number of SNAPSHOT data record locations that are available for new data, select the data record to read back, specify whether a single or multiple SNAPSHOT should be taken after a device is disabled, if a SNAPSHOT can only be taken when the device is enabled, enabling and disabling SNAPSHOT\_CONTROL, and erasing all SNAPSHOT data.

The Erase All bit must be sent as a separate command. All other bits are ignored when the Erase All bit is sent. For example, 0000 0000 0000 0010b and 1111 1111 11111 1111b both (only) erase all SNAPSHOT data. The hose must wait at least 20ms before issuing any other PMBus commands after writing the Erase All bit.

Data Length in Bytes: 2

Data Format: Bit Field

Type: R/W
Protectable: Yes
Default Value: 0800h

Units: N/A

| COMMAND       |     | SNAPSHOT_CONTROL (F3h) |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|---------------|-----|------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |     | Bit Field              |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14                     | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | R/W                    | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      |     | See Following Table    |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Default Value | 0   | 0                      | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

| BITS  | FIELD NAME                       | VALUE                                                                                                                  | SETTING      | DESCRIPTION                                                                                                                                                                                   |
|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | SNAPSHOT Armed                   | 0                                                                                                                      | Disabled     | Not Armed                                                                                                                                                                                     |
| 13    | SNAFSHOT AITHEU                  | 1                                                                                                                      | Enabled      | Armed. SNAPSHOT will happen on next fault (if it is not masked).                                                                                                                              |
| 14:12 | Not Used                         | 000                                                                                                                    | Not used     | Not Used                                                                                                                                                                                      |
| 11:8  | Available SNAPSHOTs<br>Remaining | 0000-1000                                                                                                              | N/A          | Number of 8 byte SNAPSHOT records available.                                                                                                                                                  |
|       |                                  | 0                                                                                                                      | Disabled     | SNAPSHOT will be taken whenever a fault occurs.                                                                                                                                               |
| 7     | One Time                         | One SNAPSHOT will be taken when a fault occurs. Another SNAPSHOT will not be taken until the device has been disabled. |              |                                                                                                                                                                                               |
|       |                                  | 0                                                                                                                      | Disabled     | SNAPSHOT may be taken at any time.                                                                                                                                                            |
| 6     | After Enable                     | 1                                                                                                                      | Enabled      | SNAPSHOT will be taken only when the device is enabled ("turned on").                                                                                                                         |
| 5     | Not Used                         | 0                                                                                                                      | Not used     | Not Used                                                                                                                                                                                      |
| 4:2   | Read Location                    | 000-111                                                                                                                | N/A          | Specifies which SNAPSHOT data record to return when the SNAPSHOT command is read.                                                                                                             |
| 1     | Erase All                        | 1                                                                                                                      | (Write only) | Erases all SNAPSHOT data. This will cause Available Snapshots<br>Remaining to become 8 (1000d) THIS BIT MUST BE SENT AS A<br>SEPARATE COMMAND; that is, not combined with other bit settings. |
| 0     | Enable                           | 0                                                                                                                      | Disabled     | Disables SNAPSHOT_CONTROL.                                                                                                                                                                    |
| U     | LIIADIC                          | 1                                                                                                                      | Enabled      | Enables SNAPSHOT_CONTROL.                                                                                                                                                                     |



### **RESTORE\_FACTORY (F4h)**

**Definition:** Restores the device to the hard-coded factory default values and pin-strap definitions. The device retains the Default and User stores for restoring.

Data Length in Bytes: N/A

Data Format: N/A
Type: Write only
Protectable: Yes
Default Value: N/A

Units: N/A

### PINSTRAP\_READ\_STATUS (F5h)

Definition: A 5-byte read-back of an index from 0 - 31 that corresponds to the resistor value for the designated pinstrap position.

Data Length in Bytes: 5
Data Format: Bit Field
Type: Block Read

Protectable: Yes (read only)

Default Value: N/A

Units: N/A

| ВҮТЕ            | VALUE                          | FORMAT        |  |  |
|-----------------|--------------------------------|---------------|--|--|
| Byte 4          | CFG Resistor                   | 8-bit Integer |  |  |
| Byte 3          | ASCRCFG Resistor               | 8-bit Integer |  |  |
| Byte 2          | SYNC Resistor Index            | 8-bit Integer |  |  |
| Byte 1          | Factory Mode                   | 8-bit Integer |  |  |
| Byte 0 Bits 7:4 | VSET/SA VSET Resistor Index    | 4-bit Integer |  |  |
| Byte 0 Bits 3:0 | VSET/SA Address Resistor Index | 4-bit Integer |  |  |



Rev.04.06.22\_#1.2

### IIN\_CAL\_OFFSET (F6h)

Definition: Used to account for input current that is consumed by bias currents which would not be consumed by the power

supply's power train.

Data Length in Bytes: 2

Data Format: Linear-11

Type: R/W

Protectable: Yes

Default Value: 8BD7h (0.03 A)

Units: A

Equation: IIN\_OFFSET =  $Y \times 2^N$ 

**Range: -**10 A to 10 A

| COMMAND       |     | IIN_OFFSET (F6h)   |     |     |     |     |                    |     |     |     |     |     |     |     |     |     |
|---------------|-----|--------------------|-----|-----|-----|-----|--------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |     | Linear-11          |     |     |     |     |                    |     |     |     |     |     |     |     |     |     |
| Bit Position  | 15  | 14                 | 13  | 12  | 11  | 10  | 9                  | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | R/W | R/W                | R/W | R/W | R/W | R/W | R/W                | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Function      |     | Signed Exponent, N |     |     |     |     | Signed Mantissa, Y |     |     |     |     |     |     |     |     |     |
| Default Value | 1   | 0                  | 0   | 0   | 1   | 0   | 1                  | 1   | 1   | 1   | 0   | 1   | 0   | 1   | 1   | 1   |



### SECURITY\_CONTROL (FAh)

**Definition:** Used to read-back the security status of the User and Default stores, clear protection status of non-password protected commands, and enable the automatic command protection mode (Auto Protect Mode). SECURITY\_CONTROL is used along with the PASSWORD and WRITE\_PROTECT commands to allow the user to disallow changes to selected commands.

Data Length in Bytes: 1

Data Format: Bit

Type: R/W

Protectable: No Default Value: 01h

Units: N/A

| COMMAND       |      | SECURITY_CONTROL (FAh) |      |      |      |     |     |     |  |  |  |
|---------------|------|------------------------|------|------|------|-----|-----|-----|--|--|--|
| Format        |      | Bit Field              |      |      |      |     |     |     |  |  |  |
| Bit Position  | 7    | 6                      | 5    | 4    | 3    | 2   | 1   | 0   |  |  |  |
| Access        | Read | Read                   | Read | Read | Read | R/W | R/W | R/W |  |  |  |
| Function      |      | See Following Table    |      |      |      |     |     |     |  |  |  |
| Default Value | 0    | 0                      | 0    | 0    | 0    | 0   | 0   | 1   |  |  |  |

| вітѕ | FIELD NAME              | VALUE | DESCRIPTION                                                                                 |
|------|-------------------------|-------|---------------------------------------------------------------------------------------------|
| 7:6  | Not used                | 00    | Not used                                                                                    |
| 5    | Default store protected | 0     | 1 indicates that the Default store is protected                                             |
| 4    | User store protected    | 0     | 1 indicates that the User store is protected                                                |
| 3:2  | Not used                | 00    | Not used                                                                                    |
| 1    | Clear protected         | 0     | Writing a "1" clears all protected commands except the commands that are password protected |
| 0    | Auto protect            | 0     | Writing a "1" enables auto protection mode                                                  |

LGA110D set security level to 1 that protect default settings via a password.

User can save their settings in User store via PMBus command STORE\_USER\_ALL that is in effect on LGA110D.

User cannot overwrite default settings without correct password.

User can restore to default settings via send below PMBus commands one by one, after recycle Vin, LGA110D settings are back to default settings.

- 1. PRIVATE\_PASSWORD (send null string 0000000000000000)
- 2. RESTORE\_FACTORY
- 3. PRIVATE\_PASSWORD (send null string 0000000000000000)
- 4. STORE\_USER\_ALL
- 5. Recycle Vin



#### PASSWORD (FBh)

**Definition**: Sets the password string for the User and Default stores. The User and Default stores can have unique passwords. The initial (default) password for both stores is null (9 bytes of zeros in hexadecimal format - not 9 ASCII "0" characters). The Default store password has priority over the User store password; that is, when the Default store password is written, protected commands in both the Default and User stores can be written to.

Data Length in Bytes: 9

Data Format: ASCII. ISO/IEC 8859-1

Type: Block Write
Protectable: No

**Default Value**: 000000000000000000 (null)

Units: N/A

### WRITE\_PROTECT (FDh)

**Definition**: Sets a 256-bit (32-byte) parameter which identifies which commands are to be protected against write-access. Each bit in this parameter corresponds to a command according to the command's code. The command with a code of 00h (PAGE - not used in this device) is protected by the least-significant bit of the least-significant byte, followed by the command with a code of 01h and so forth.

Note: All possible commands have a corresponding bit regardless of whether they are can be protected or are supported by the device. Setting a command's WRITE\_PROTECT bit to "1" indicates that write-access to that command is allowed only if the appropriate password has been written to the device.

Note: The User and Default stores have unique passwords, and that writing the Default store password allows changes to both the User and Default stores.

Data Length in Bytes: 32

Data Format: Custom
Type: Block R/W
Protectable: Yes

Default Value: 00..00h

Units: N/A



Rev.04.06.22\_#1.2

## **Typical Applications**

The LGA110D has a lot of applications. Below are some typical applications:



Figure 48: One module two outputs configuration



Figure 49: One module one output configuration



## **Typical Applications**

The LGA110D has a lot of applications. Below are some typical applications:



Figure 50: Two modules, 3-phase single output + 1-phase single output configuration



## **Typical Applications**

The LGA110D has a lot of applications. Below are some typical applications:



Figure 51: Two modules, 4-phase single output configuration



### **PCB Layout Guideline**

1. All the pin strapped resistors, Rup, Rdown, RASCRCFG, RCFG should be placed as close to the LGA110D module pins as possible to minimize loops that may pick up noise. It is recommended the path including the resistor body should less than



- 2. The output capacitors should be placed as close to the LGA110D module pins as possible to minimize the output impedance. The output capacitors should also be placed close to the remote sense point for stability.
- 3. The input ceramic capacitors should be placed as close to the LGA110D module pins as possible to decouple noise.
- 4. The LGA110D POL modules should be placed closely to the ASIC for better performance. Since the overshoot voltage during step is followed V = L\*di/dt, the L is the PCB power trace inductance, if PCB impedance is high, the overshoot voltage may be high.
- 5. Remote sense VS+, VS- traces should be in paralleled connect to output, the traces are shield by GND to minimized noise couple. Recommended connect VS+/VS- to one high capacitance output capacitor's soldering pads that is close to actual load, please do not connect VS+/VS- very close to LGA110D output pins that is high ripple noise cause control loop unstable.



6. Full hole vias are very helpful for lower impedance and better thermal conductivity. Recommended add 28pcs full hole vias on each power pin soldering pad if possible, such as V<sub>IN</sub>, V<sub>O</sub>, GND. Recommended add 8pcs full hole vias on each soldering pad of output polymer Tan capacitor, add 4pcs full hole vias on each soldering pad of output ceramic capacitor. Even for signal pins, more full hole vias on soldering pads shall improve thermal conductivity that cool down the LGA110D module as well.



## Current Sense Error Against Temperature at Full Load - 2 Phases Single Output

# Current sense error against temperature at full load



Note: Switching frequency at 0.5 V to 5 V = 500 KHz



### **Output Voltage and Address Set**

To simplify circuit design, the LGA110D incorporates pin-strap pins that use a patented pin reader algorithm. This feature allows you to easily configure many aspects of the device. When power is applied to the LGA110D, the IC reads the values of the pin-strap resistors and configures the IC accordingly. Each resistor value corresponds to a specific configuration setting. Values not listed as configuration resistor values should not be used. Resistors with a 1% tolerance must be used.

The output voltage is adjustable from 0.5V to 5.0V. The outputs can be adjusted with the external resistors Rup and Rdown placed between the "V1P5" to "VSET/SA" and "VSET/SA" to "GND" pin (shown Figure 52).  $V_01$  and  $V_02$  can also be set by PMBus<sup>TM</sup> command. VOUT\_MAX is also determined by this pin-strap setting, and is 15% greater than the Vtrim0 and Vtrim1 voltage settings by default, however VOUT\_MAX can be changed via the PMBus<sup>TM</sup>.



Figure 52: Output Voltage Adjustment

When communicating with multiple SMBus devices using the SMBus interface, each device must have its own unique address so the host can distinguish between the devices. The device address can be set according to the pin-strap options listed in below table.

| V <sub>o</sub> (V) | Add<br>0x                 |                             | Add<br>0x                 | ress<br>69                  | Add<br>0x                 | ress<br>6A                  |                           | ress<br>6B                  |                           | ress<br>6C                  |                           | ress<br>6D                  |                           | lress<br>:6E                |                           | lress<br>:6F                |
|--------------------|---------------------------|-----------------------------|---------------------------|-----------------------------|---------------------------|-----------------------------|---------------------------|-----------------------------|---------------------------|-----------------------------|---------------------------|-----------------------------|---------------------------|-----------------------------|---------------------------|-----------------------------|
|                    | R <sub>up</sub><br>(Kohm) | R <sub>down</sub><br>(Kohm) |
| 0.5                | 32.4                      | 3.16                        | 93.10                     | 9.09                        | 158                       | 15.8                        | 232                       | 22.6                        | 309                       | 30.1                        | 392                       | 38.3                        | 475                       | 47.5                        | 576                       | 57.6                        |
| 0.6                | 20.5                      | 3.40                        | 59.0                      | 9.76                        | 100                       | 16.5                        | 147                       | 24.3                        | 196                       | 32.4                        | 249                       | 41.2                        | 301                       | 49.9                        | 365                       | 60.4                        |
| 0.65               | 15.0                      | 3.57                        | 43.2                      | 10.5                        | 73.2                      | 17.8                        | 107                       | 25.5                        | 143                       | 34.0                        | 182                       | 44.2                        | 221                       | 53.6                        | 267                       | 64.9                        |
| 0.7                | 11.8                      | 3.83                        | 34.0                      | 11.0                        | 57.6                      | 18.7                        | 84.5                      | 27.4                        | 113                       | 36.5                        | 143                       | 46.4                        | 178                       | 57.6                        | 215                       | 69.8                        |
| 0.8                | 9.76                      | 4.12                        | 28.0                      | 11.8                        | 47.5                      | 20.0                        | 69.8                      | 29.4                        | 93.1                      | 39.2                        | 118                       | 49.9                        | 143                       | 60.4                        | 174                       | 73.2                        |
| 0.85               | 8.25                      | 4.42                        | 23.7                      | 12.7                        | 41.2                      | 22.1                        | 59.0                      | 31.6                        | 78.7                      | 42.2                        | 100                       | 53.6                        | 124                       | 66.5                        | 150                       | 80.6                        |
| 0.9                | 7.32                      | 4.87                        | 21.0                      | 14.0                        | 34.8                      | 23.2                        | 52.3                      | 34.8                        | 69.8                      | 46.4                        | 88.7                      | 59.0                        | 107                       | 71.5                        | 130                       | 86.6                        |
| 1.0                | 6.49                      | 5.36                        | 18.2                      | 15.0                        | 31.6                      | 26.1                        | 45.3                      | 37.4                        | 60.4                      | 49.9                        | 76.8                      | 63.4                        | 95.3                      | 78.7                        | 115                       | 95.3                        |
| 1.05               | 5.76                      | 5.90                        | 16.5                      | 16.9                        | 28.0                      | 28.7                        | 41.2                      | 42.2                        | 54.9                      | 56.2                        | 69.8                      | 71.5                        | 84.5                      | 86.6                        | 100                       | 102                         |
| 1.1                | 5.11                      | 6.49                        | 14.7                      | 18.7                        | 25.5                      | 32.4                        | 36.5                      | 46.4                        | 49.9                      | 63.4                        | 63.4                      | 80.6                        | 76.8                      | 97.6                        | 93.1                      | 118                         |
| 1.2                | 4.87                      | 7.68                        | 13.7                      | 21.5                        | 23.2                      | 36.5                        | 33.2                      | 52.3                        | 45.3                      | 71.5                        | 57.6                      | 90.9                        | 69.8                      | 110                         | 84.5                      | 133                         |
| 1.5                | 4.42                      | 8.66                        | 12.4                      | 24.3                        | 21.5                      | 42.2                        | 30.9                      | 60.4                        | 42.2                      | 82.5                        | 53.6                      | 105                         | 64.9                      | 127                         | 78.7                      | 154                         |
| 1.8                | 4.12                      | 10.2                        | 11.5                      | 28.7                        | 20.0                      | 49.9                        | 28.7                      | 71.5                        | 39.2                      | 97.6                        | 49.9                      | 124                         | 60.4                      | 150                         | 73.2                      | 182                         |
| 2.5                | 3.92                      | 12.7                        | 11.0                      | 35.7                        | 19.1                      | 61.9                        | 26.7                      | 86.6                        | 35.7                      | 118                         | 47.5                      | 154                         | 57.6                      | 187                         | 68.1                      | 221                         |
| 3.3                | 3.57                      | 16.2                        | 10.0                      | 45.2                        | 17.4                      | 78.7                        | 25.5                      | 115                         | 34.0                      | 154                         | 42.2                      | 191                         | 52.3                      | 237                         | 63.4                      | 287                         |
| 5                  | 3.32                      | 22.1                        | 9.53                      | 63.4                        | 16.2                      | 110                         | 23.7                      | 158                         | 31.6                      | 210                         | 40.2                      | 267                         | 49.9                      | 332                         | 60.4                      | 402                         |



#### **EN**

Use the Enable pin (EN) to enable and disable the LGA110D. Drive the EN pin low whenever a configuration file or script is used to configure the LGA110D, or a PMBus command is sent that could potentially damage the application circuit. When the LGA110D is used in a self-enabled mode, for example, when EN is tied to 5 V, or to a resistor divider from V<sub>IN</sub>, consider the LGA110D's default factory settings. When a configuration file is used to configure the LGA110D, the factory default settings are restored to both the User and Default stores to set the device to an initialized state. Because the default state of the LGA110D is to be enabled when the EN pin is high, the LGA110D can be enabled while the PMBus commands are sent to the device during the configuration process.

The EN pin is edge triggered to achieve fast turn-off times. As a result, minimum Enable high and Enable low pulse-widths must be observed to ensure correct operation. The minimum high and low pulse widths are dependent on the configured rise, fall, and delay times and can be calculated using Equations 1 and 2:

EN low and EN high times shorter than these minimums may result in the device not responding to the trailing edge of the pulse. For example, an EN low pulse below the EN low minimum pulse width may stay in the OFF state until a valid EN low pulse is applied to the EN pin.

The EN pin can be configured for fast fault-spreading through the USER\_CONFIG (D1h) command. For example, in current sharing applications, the EN pins of the devices in the current sharing rail can be tied together, and can be configured for fault-spreading. When one device detects fault condition, it can disable other devices that are connected to the same EN bus. When used in this manner, there is 20 us typical delay time for fault response. In the event of a fault, the EN pin is pulled down internally. As such, a pull-up resistor must be used for the EN bus.

### **Power Good**

The LGA110D provides a Power-Good signal (PG) that indicates the output voltage is within a specified tolerance of its target level and no fault condition exists. By default, the PG pin asserts if the output is within 10% of the target voltage. These limits and the configuration of the pin can be changed using the POWER\_GOOD\_ON (5Eh) and USER\_CONFIG (D1h) commands.

A PG delay period is defined as the time from when all conditions within the LGA110D for asserting PG are met to when the PG pin is actually asserted. This feature is commonly used instead of using an external reset controller to control external digital logic. By default, the LGA110D PG delay is set equal to 1ms. Set the PG delay using the PMBus command as described in POWER\_GOOD\_DELAY (D4h).

### Digital Bus (DDC)

The Digital-DC Communications (DDC) bus communicates between LGA110D modules, and within the LGA110D itself. This dedicated bus provides the communication channel between devices for features such as sequencing, and fault spreading. The DDC pin on all Digital-DC devices that utilize sequencing, fault spreading, or current sharing must be connected together.

### **Stackable**

When multiple point-of-load converters share a common DC input supply, adjust the clock phase offset of each device so that not all devices have coincident rising edges. Set each converter to start its switching cycle at a different point in time to dramatically reduce input capacitance requirements. Because the peak current drawn from the input supply is effectively spread out over a period of time, the peak current drawn at any given moment is reduced and the power losses proportional to  $I_{\text{RMS}}^2$  are reduced.

To enable phase spreading, all converters must be synchronized to the same switching clock. Configuring the SYNC pin is described in "Power and Control Signal Descriptions" part. The phase offset of each device can also be set to any value between 22.5° and 360° in 22.5° increments using the INTERLEAVE (37h) PMBus command.

User can set multi-phases configuration either by Artesyn GUI or PMBus commands. Please contact Artesyn to get multi-phases setting instruction.



Rev.04.06.22\_#1.2 advancedenergy.com

96

### **Fault Spreading**

Digital-DC devices can be configured to broadcast a fault event over the DDC bus to the other devices in the group. When a fault occurs and the device is configured to shut down on a fault, the device shuts down and broadcasts the fault event over the DDC bus. The other devices on the DDC bus shut down together if configured to do so, and they attempt to restart in their prescribed order if configured to do so.

### **Active Current Sharing**

Up to eight LGA110D devices can be paralleled together for current sharing operation. The device outputs share the current equally within a few percent, assuming all external sensing element variations and tolerances are negligible.

### Start-up and Shut-down Delay Characteristics

Start-Up Procedure

The LGA110D follows a specific internal start-up procedure after power is applied to the input pin, as shown in below Figure.



Internal Startup Procedure

The device requires approximately 10-15ms to check for specific values stored in its internal memory. If you have stored values in memory, those values are loaded. When this process is completed, the device is ready to accept commands through the serial interface and the device is ready to be enabled. If the device is synchronizing to an external clock source, the clock frequency must be stable before asserting the EN pin. When enabled, the device requires approximately 100us before its output voltage is allowed to start its ramp-up process.

After the Ton-delay period expires, the output begins to ramp towards its target voltage according to the preconfigured Ton-rise time.

 $V_{
m IN}$  should be above the VIN\_UV\_FAULT\_LIMIT (59h) of the LGA110D before the Enable pin is driven high.

Following this sequence will result in the most consistent turn-on delays. If a configuration file is needed to ensure proper circuit operation (when  $V_{IN}$  is first applied to the LGA110D, for example) during initial PCB turn-on and test, the Enable pin must be driven low by some means until the LGA110D configuration file is loaded. If the Enable pin is not held low, then the LGA110D may attempt to turn on with incorrect configuration settings, possibly causing circuit failure. In those cases in which a configuration file is needed to ensure proper circuit operation and the Enable pin shall be held low during the initial application of power.



### **Ton-Delay and Rise Times**

The default Ton-delay for the LGA110D in 2 O/P configuration on LGA110D is

EN1 0 ms EN2 0 ms

TON\_RISE (61h) is initially set to 3ms and TOFF\_FALL (65h) is initially set to 5ms. TON\_DELAY (60h) and TOFF\_DELAY (64h) are initially set to 0 ms. In some applications, it may be necessary to set a delay from when an enable signal is received until the output voltage starts to ramp to its target value. In addition, the customer may wish to precisely set the time required for Vout to ramp to its target value after the delay period expires. These features can be used as part of an overall inrush current management strategy or to precisely control how fast a load IC is turned on. The LGA110D has several options for precisely and independently controlling both the delay and ramp time periods.

The Ton-delay time begins when the EN pin is asserted. Set the Ton-delay time using the PMBus command TON\_DELAY (60h).

The Ton-rise time enables a precisely controlled ramp to the nominal Vout value that begins when the Ton-delay time expires. The ramp-up is monotonic and its slope can be precisely set using the PMBus command TON\_RISE.

The Ton-delay and Ton-rise times can be set using PMBus commands TON\_DELAY (60h) and TON\_RISE (61h) over the serial bus interface. When the Ton-delay time is set to 0 ms, the device begins its ramp after the internal circuitry has initialized, which takes approximately 100 us to complete. The Ton-rise time can be set to values less than 125 ms; however, the Ton-rise time should be set to a value greater than 500 us to prevent inadvertent fault conditions due to excessive inrush current. A lower Ton-rise time limit can be estimated using the formula:

Ton-rise =  $C_O^*V_O/I_{LIMIT}$ , where  $C_O$  is the total output capacitance,  $V_O$  is the output voltage, and  $I_{LIMIT}$  is the current limit setting for the LGA110D.

When using interdevice current sharing, the TON\_DELAY and the TON\_RISE times of each device in the same current sharing rail must be set to the same values.

### **Toff-Delay**

During the shut-down of the converter, the controller doesn't need to wait for the preparation of the reference ramp. The propagation delay from Enable signal to PWM off is very small, and Vout can almost follow the Toff-delay setting to turn off the output. However, note that the controller is not able to ensure whether it reads EN1 status or EN2 status first, and therefore if the unit is used in 2 outputs configuration, there will be a delay in Enable OFF between two channel outputs. The delay between the two channels is 0.1 ms typical.



# **Configuration Setting (CFG)**

The configuration pin (CFG) sets several module configuration settings allowing the module to be used in applications without the need for loading configuration files. The settings are shown in Table 6. This must be done in order for the 2 modules to be recognized as part of a current sharing group.

| Table 6. Configuration Setting Reference |                |                 |                   |  |  |  |  |  |  |
|------------------------------------------|----------------|-----------------|-------------------|--|--|--|--|--|--|
| RCFG (Kohm)                              | Fault Response | Diode Emulation | Current Limit (A) |  |  |  |  |  |  |
| 6.98                                     | Latch          | Off             | 35                |  |  |  |  |  |  |
| 8.45/Open                                | Latch          | Off             | 55                |  |  |  |  |  |  |
| 10.0                                     | Latch          | Off             | 70                |  |  |  |  |  |  |
| 11.5                                     | Latch          | Off             | 85                |  |  |  |  |  |  |

| Table 7. Current Limits |     |     |     |     |  |  |  |  |
|-------------------------|-----|-----|-----|-----|--|--|--|--|
| CFG Current Limit (A)   | 35  | 55  | 70  | 85  |  |  |  |  |
| IOUT_OC_FAULT_LIMIT     | 35  | 55  | 70  | 85  |  |  |  |  |
| IOUT_AVG_OC_FAULT_LIMIT | 24  | 40  | 52  | 64  |  |  |  |  |
| IOUT_OC_WARN_LIMIT      | 21  | 35  | 47  | 59  |  |  |  |  |
| IOUT_AVG_UC_FAULT_LIMIT | -24 | -40 | -52 | -64 |  |  |  |  |
| IOUT_UC_FAULT_LIMIT     | -30 | -50 | -65 | -80 |  |  |  |  |



## Charge Mode Control (ASCR) Setting (ASCRCFG)

The module's Charge Mode response can be optimized by adjusting the ASCR gain and residual settings, either by using the ASCRCFG pin-strap resistor method as shown in Table 8, or by using ASCR\_CONFIG (DFh). When using Table 8, the ASCR Residual is fixed at 90, and the ASCR integral gain is fixed at 50.

| RASCRCFG (Kohm) | ASCR Gain | Clock Sync                        |
|-----------------|-----------|-----------------------------------|
| 6.98            | 250       | Internal and Output Internal Cloc |
| 8.45            | 300       | Internal and Output Internal Cloc |
| 10.0/Open       | 400       | Internal and Output Internal Cloc |
| 11.5            | 500       | Internal and Output Internal Cloc |
| 13.3            | 600       | Internal and Output Internal Cloc |
| 15.4            | 700       | Internal and Output Internal Cloc |
| 17.8            | 800       | Internal and Output Internal Cloc |
| 20.5            | 1000      | Internal and Output Internal Cloc |
| 23.7            | 250       | External Clock                    |
| 27.4            | 300       | External Clock                    |
| 31.6            | 400       | External Clock                    |
| 36.5            | 500       | External Clock                    |
| 42.2            | 600       | External Clock                    |
| 48.7            | 700       | External Clock                    |
| 56.2            | 800       | External Clock                    |
| 64.9            | 1000      | External Clock                    |

Note: ASCR gain must be set to the same value of each phase at multi-phase application.



## **Multi-Phase Commands Setting**

Extra commands are required for multi-phase application.

| Table 9: Examples for 1 Module Commands Setting |                                    |                                    |  |  |  |  |  |  |
|-------------------------------------------------|------------------------------------|------------------------------------|--|--|--|--|--|--|
| 1 Module (1+1 Configuration)                    |                                    |                                    |  |  |  |  |  |  |
| Command Name                                    | Master Phase<br>(V <sub>O</sub> 2) | Satellite Phase (V <sub>O</sub> 1) |  |  |  |  |  |  |
| USER_CONFIG                                     | 0x1015                             | 0x1016                             |  |  |  |  |  |  |
| INTERLEAVE                                      | 0x0000                             | 0x0008                             |  |  |  |  |  |  |
| DDC_CONFIG                                      | 0x0200                             | 0x0100                             |  |  |  |  |  |  |
| DDC_GROUP                                       | 0x00000000                         | 0x00000000                         |  |  |  |  |  |  |

| 1 Module (2 Phase 1 Output Configuration) |                           |                              |  |  |  |  |  |
|-------------------------------------------|---------------------------|------------------------------|--|--|--|--|--|
| Command Name                              | Master Phase<br>(Phase 2) | Satellite Phase<br>(Phase 1) |  |  |  |  |  |
| USER_CONFIG                               | 0x1015                    | 0x1016                       |  |  |  |  |  |
| INTERLEAVE                                | 0x0000                    | 0x0008                       |  |  |  |  |  |
| DDC_CONFIG                                | 0x0101                    | 0x2101                       |  |  |  |  |  |
| DDC_GROUP                                 | 0x00202020                | 0x00202020                   |  |  |  |  |  |

| Table 10: Exa                 | Table 10: Examples for 2 Modules Commands Setting |                  |                                |                                |  |  |  |  |  |  |
|-------------------------------|---------------------------------------------------|------------------|--------------------------------|--------------------------------|--|--|--|--|--|--|
| 2 Modules (1+3 Configuration) |                                                   |                  |                                |                                |  |  |  |  |  |  |
| Command<br>Name               | Master<br>Phase of<br>V <sub>O</sub> 2            | V <sub>o</sub> 1 | Satellite<br>Phase 1<br>of Vo2 | Satellite<br>Phase 2<br>of Vo2 |  |  |  |  |  |  |
| USER_CONFIG                   | 0x1015                                            | 0x1016           | 0x1016                         | 0x1016                         |  |  |  |  |  |  |
| INTERLEAVE                    | 0x0000                                            | 0x0008           | 0x0004                         | 0x000C                         |  |  |  |  |  |  |
| DDC_CONFIG                    | 0x0202                                            | 0x0100           | 0x2202                         | 0x4202                         |  |  |  |  |  |  |
| DDC_GROUP                     | 0x00202020                                        | 0x00000000       | 0x00202020                     | 0x00202020                     |  |  |  |  |  |  |

| 2 Modules (4 Phase 1 Output Configuration) |                 |                      |                      |                      |  |  |  |  |  |
|--------------------------------------------|-----------------|----------------------|----------------------|----------------------|--|--|--|--|--|
| Command<br>Name                            | Master<br>Phase | Satellite<br>Phase 1 | Satellite<br>Phase 2 | Satellite<br>Phase 3 |  |  |  |  |  |
| USER_CONFIG                                | 0x1015          | 0x1016               | 0x1016               | 0x1016               |  |  |  |  |  |
| INTERLEAVE                                 | 0x0000          | 0x0008               | 0x0004               | 0x000C               |  |  |  |  |  |
| DDC_CONFIG                                 | 0x0103          | 0x2103               | 0x4103               | 0x6103               |  |  |  |  |  |
| DDC_GROUP                                  | 0x00202020      | 0x00202020           | 0x00202020           | 0x00202020           |  |  |  |  |  |

| Table 11: Example | Table 11: Examples for 3 Modules Commands Setting |                                          |                                          |                          |                                       |                                       |  |  |  |  |  |  |
|-------------------|---------------------------------------------------|------------------------------------------|------------------------------------------|--------------------------|---------------------------------------|---------------------------------------|--|--|--|--|--|--|
|                   | 3 Modules (3+3 Configuration)                     |                                          |                                          |                          |                                       |                                       |  |  |  |  |  |  |
| Command Name      | Master Phase<br>of V <sub>O</sub> 2               | Satellite Phase 1<br>of V <sub>O</sub> 2 | Satellite Phase 2<br>of V <sub>O</sub> 2 | V <sub>O</sub> 1 Phase 1 | Satellite Phase 1 of V <sub>O</sub> 1 | Satellite Phase 2 of V <sub>O</sub> 1 |  |  |  |  |  |  |
| USER_CONFIG       | 0x1015                                            | 0x1016                                   | 0x1016                                   | 0x1016                   | 0x1016                                | 0x1016                                |  |  |  |  |  |  |
| INTERLEAVE        | 0x0000                                            | 0x0006                                   | 0x000E                                   | 0x0008                   | 0x0003                                | 0x000B                                |  |  |  |  |  |  |
| DDC_CONFIG        | 0x0202                                            | 0x2202                                   | 0x4202                                   | 0x0102                   | 0x2102                                | 0x4102                                |  |  |  |  |  |  |
| DDC_GROUP         | 0x00202020                                        | 0x00202020                               | 0x00202020                               | 0x00202020               | 0x00202020                            | 0x00202020                            |  |  |  |  |  |  |
|                   |                                                   | 3 Modules (6                             | Phase 1 Output C                         | onfiguration)            |                                       |                                       |  |  |  |  |  |  |
| Command<br>Name   | Master Phase                                      | Satellite Phase 1                        | Satellite Phase 2                        | Satellite Phase 3        | Satellite Phase 4                     | Satellite Phase 5                     |  |  |  |  |  |  |
| USER_CONFIG       | 0x1015                                            | 0x1016                                   | 0x1016                                   | 0x1016                   | 0x1016                                | 0x1016                                |  |  |  |  |  |  |
| INTERLEAVE        | 0x0000                                            | 0x0008                                   | 0x0003                                   | 0x000B                   | 0x0006                                | 0x000E                                |  |  |  |  |  |  |
| DDC_CONFIG        | 0x0105                                            | 0x2105                                   | 0x4105                                   | 0x6105                   | 0x8105                                | 0xA105                                |  |  |  |  |  |  |
| DDC_GROUP         | 0x00202020                                        | 0x00202020                               | 0x00202020                               | 0x00202020               | 0x00202020                            | 0x00202020                            |  |  |  |  |  |  |



| Table 12: Examp | Table 12: Examples for 4 Modules Commands Setting |                |                                |                                |                                |                                |                                |                                |  |  |  |  |
|-----------------|---------------------------------------------------|----------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--|--|--|--|
|                 | 4 Modules (3+5 Configuration)                     |                |                                |                                |                                |                                |                                |                                |  |  |  |  |
| Command<br>Name | Master<br>Phase of<br>Vo2                         | Vo1<br>Phase 1 | Satellite<br>Phase 1 of<br>Vo1 | Satellite<br>Phase 2 of<br>Vo1 | Satellite<br>Phase 1 of<br>Vo2 | Satellite<br>Phase 2 of<br>Vo2 | Satellite<br>Phase 3 of<br>Vo2 | Satellite<br>Phase 4 of<br>Vo2 |  |  |  |  |
| USER_CONFIG     | 0x1015                                            | 0x1016         | 0x1016                         | 0x1016                         | 0x1016                         | 0x1016                         | 0x1016                         | 0x1016                         |  |  |  |  |
| INTERLEAVE      | 0x0000                                            | 0x0008         | 0x0002                         | 0x000A                         | 0x0004                         | 0x000C                         | 0x0006                         | 0x000E                         |  |  |  |  |
| DDC_CONFIG      | 0x0204                                            | 0x0102         | 0x2102                         | 0x4102                         | 0x2204                         | 0x4204                         | 0x6204                         | 0x8204                         |  |  |  |  |
| DDC_GROUP       | 0x00202020                                        | 0x00202020     | 0x00202020                     | 0x00202020                     | 0x00202020                     | 0x00202020                     | 0x00202020                     | 0x00202020                     |  |  |  |  |
|                 |                                                   | 41             | Modules (8 Ph                  | ase 1 Output C                 | onfiguration)                  |                                |                                |                                |  |  |  |  |
| Command<br>Name |                                                   |                |                                |                                |                                |                                |                                |                                |  |  |  |  |
| USER_CONFIG     | 0x1015                                            | 0x1016         | 0x1016                         | 0x1016                         | 0x1016                         | 0x1016                         | 0x1016                         | 0x1016                         |  |  |  |  |
| INTERLEAVE      | 0x0000                                            | 0x0008         | 0x0002                         | 0x000A                         | 0x0004                         | 0x000C                         | 0x0006                         | 0x000E                         |  |  |  |  |
| DDC_CONFIG      | 0x0107                                            | 0x2107         | 0x4107                         | 0x6107                         | 0x8107                         | 0xA107                         | 0xC107                         | 0xE107                         |  |  |  |  |
| DDC_GROUP       | 0x00202020                                        | 0x00202020     | 0x00202020                     | 0x00202020                     | 0x00202020                     | 0x00202020                     | 0x00202020                     | 0x00202020                     |  |  |  |  |



#### **Surface Mount Information**

### Pick and Place

The LGA110D is designed with certain features to ensure it is compatible with standard pick and place equipment. The low mass of typically 11.4 grams is within the capability of standard pick and place equipment. The choice of nozzle size and style and placement speed may need to be optimized.

The inductor has a flat area of 133.2 mm<sup>2</sup> (0.206 in<sup>2</sup>) that can be used as a pick-up area.

#### PC Board Assembly Side

LGA110D module is not recommended for assembly on the bottom side of a customer board. If such an assembly is attempted, components may fall off the module during the second reflow process.

### Moisture Sensitivity Level (MSL)

This module is classified as MSL level 3

### Storage and Handling

The recommended storage environment and handling procedures for moisture-sensitive surface mount packages is detailed in J-STD-033 (Handling, Packing, Shipping and Use of Moisture/Reflow Sensitive Surface Mount Devices). Moisture barrier bags (MBB) with desiccant are required for MSL ratings of 2 or greater. These sealed packages should not be broken until time of use. Once the original package is broken, the floor life of the product at conditions of <= 30°C and 60% relative humidity varies according to the MSL rating (See J-STD-033). The shelf life for dry packed SMT packages will be a minimum of 12 months from the bag seal date, when stored at the following conditions: < 40°C, < 90% relative humidity.

### Post Soldering Cleaning

Post solder cleaning is not recommended because it may affect the reliability of module.



#### **Pb-free Reflow Profile**

This module will comply with IPC/JEDEC J-STD-020 (Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices) for both Pb-free solder profiles and MSL classification procedures. The standard provides reflow profile based on the volume and thickness of the module. The suggested Pb-free solder paste is Sn/Ag/Cu (SAC305). The recommended reflow temperature profile using SAC305 solder is shown below.

#### **Tin-Pb Reflow Profile**

The power modules are lead free modules and can be soldered either in a lead-free solder process or in a conventional Tin/Lead (Sn/Pb) process. It is recommended that the customer review datasheets in order to customize the solder reflow profile for each load board assembly. The following instructions must be observed when soldering these units. Failure to observe there instructions may result in the failure of or cause damage to the modules, and can adversely affect long-term reliability.

In a conventional Tin/Lead (Sn/Pb) solder process, peak reflow temperatures are limited to less than 235°C. Typically, the eutectic solder melts at 183°C, wets the land, and subsequently wicks the device connection. Sufficient time must be allowed to fuse the plating on the connection ensure a reliable solder joint. There are several types of SMT reflow technologies currently used in the industry. These surface mount power modules can be reliably soldered using natural forced convection, IR (radiant infrared), or a combination of convection/IR. For reliable soldering the solder reflow profile should be established by accurately measuring the modules block pin temperatures.



Figure 53 Recommended reflow profile using SAC305 solder paste



Figure 54 Recommended reflow profile

Note: 1. The stencil thickness for soldering module to load board is recommended as 5mil.

2. Recommended soldering Nitrogen process.



Rev.04.06.22\_#1.2

### **Module Dimensions after Mounting**

The following data shows the analysis height-tolerance that is expected for the LGA110D-01DADJJ module after it has been mounted to the host application PCB.



| Ref | Description                          | Design Data Feature Type Feature D |        | imension |  |
|-----|--------------------------------------|------------------------------------|--------|----------|--|
| D1  | Block PIN thickness                  | Machined                           | 1.60   | +0.04    |  |
| DI  | BIOCK FIN UNICKNESS                  | Macrimed                           | 1.60   | -0.04    |  |
| D2  | PCB thickness                        | Other                              | 1.20   | +0.12    |  |
| DZ  | DZ PGB thickness Other               | Other                              | 1.20   | -0.12    |  |
| D3  | Inductor per max.height              | Catalogue Size                     | 10.3   | +0.00    |  |
| DS  | muuctor per max.neignt               | Catalogue Size                     | 10.5   | -0.00    |  |
| D4  | Max solder paste thk (inductor)      | Other                              | 0.0243 | +0.0193  |  |
| υ4  | iviax solder paste trik (iliductor)  | Other                              | 0.0243 | -0.0193  |  |
| D5  | Max solder paste thk (Block pin)     | Other                              | 0.03   | +0.00    |  |
| D3  | Iviax solder paste this (block pill) | Other                              | 0.03   | -0.00    |  |

### Arithmetic Worst Case (AWC) Analysis

Use for safety critical dimensions

Arithmetic Worst Case Analysis assumes all tolerances are at their worst extreme and that all out of specification parts have been removed through inspection.

Note: the nominal dimension is in the positive sense.

| Nominal Dimension |         | Expected Value |         | Limit Values | Spec Parts All pass |  |
|-------------------|---------|----------------|---------|--------------|---------------------|--|
| 13.1543           | +0.1793 | 13.1542        | +0.1793 | 13.3336      | Yes                 |  |
| 15.1545           | -0.1793 | 13.1342        | -0.1793 | 12.975       |                     |  |



Height: Nominal = 13.1543 + 0.06 (solder thk on system board) = 13.2143 mm

Maximum = 13.3336 + 0.06 (solder thk on system board) = 13.3936 mm

Minimum = 12.975 + 0.06 (solder thk on system board) = 13.035 mm



# **RECORD OF REVISION AND CHANGES**

| Issue | Date       | Description                              | Originators |
|-------|------------|------------------------------------------|-------------|
| 1.0   | 09.06.2021 | First Issue                              | C. Liu      |
| 1.1   | 11.08.2021 | Update mechanical drawing                | C. Liu      |
| 1.2   | 04.06.2022 | Add patent information at the first page | C. Liu      |





#### ABOUT ADVANCED ENERGY

Advanced Energy (AE) has devoted more than three decades to perfecting power for its global customers. AE designs and manufactures highly engineered, precision power conversion, measurement and control solutions for mission-critical applications and processes.

Our products enable customer innovation in complex applications for a wide range of industries including semiconductor equipment, industrial, manufacturing, telecommunications, data center computing, and medical. With deep applications know-how and responsive service and support across the globe, we build collaborative partnerships to meet rapid technological developments, propel growth for our customers, and innovate the future of power.

PRECISION | POWER | PERFORMANCE

For international contact information,

visit advancedenergy.com.

Advanced Energy

powersales@aei.com (Sales Support) productsupport.ep@aei.com (Technical Support) +1 888 412 7832 Specifications are subject to change without notice. Not responsible for errors or omissions. ©2022 Advanced Energy Industries, Inc. All rights reserved. Advanced Energy®, and AE® are U.S. trademarks of Advanced Energy Industries, Inc.